SC16C650BIB48 NXP Semiconductors, SC16C650BIB48 Datasheet - Page 25

UART, 32BYTE FIFO, 16C650, LQFP48

SC16C650BIB48

Manufacturer Part Number
SC16C650BIB48
Description
UART, 32BYTE FIFO, 16C650, LQFP48
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC16C650BIB48

No. Of Channels
1
Data Rate
3Mbps
Supply Voltage Range
2.25V To 5.5V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
LQFP
No. Of Pins
48
Svhc
No SVHC (18-Jun-2010)
Operating
RoHS Compliant
Uart Features
Automatic Software/Hardware Flow Control, Programmable Xon/Xoff Characters
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16C650BIB48,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SC16C650BIB48151
Manufacturer:
NXP Semiconductors
Quantity:
135
NXP Semiconductors
SC16C650B_4
Product data sheet
7.7 Line Status Register (LSR)
This register provides the status of data transfers between the SC16C650B and the CPU.
Table 20.
Bit
7
6
5
4
3
2
1
0
Symbol
LSR[7]
LSR[6]
LSR[5]
LSR[4]
LSR[3]
LSR[2]
LSR[1]
LSR[0]
Line Status Register bits description
Description
FIFO data error.
THR and TSR empty. This bit is the Transmit Empty indicator. This bit is set to a
logic 1 whenever the transmit holding register and the transmit shift register are
both empty. It is reset to logic 0 whenever either the THR or TSR contains a
data character. In the FIFO mode, this bit is set to ‘1’ whenever the transmit
FIFO and transmit shift register are both empty.
THR empty. This bit is the Transmit Holding Register Empty indicator. This bit
indicates that the UART is ready to accept a new character for transmission. In
addition, this bit causes the UART to issue an interrupt to CPU when the THR
interrupt enable is set. The THR bit is set to a logic 1 when a character is
transferred from the transmit holding register into the transmitter shift register.
The bit is reset to a logic 0 concurrently with the loading of the transmit holding
register by the CPU. In the FIFO mode, this bit is set when the transmit FIFO is
empty; it is cleared when at least 1 byte is written to the transmit FIFO.
Break interrupt.
Framing error.
Parity error.
Overrun error.
Receive data ready.
logic 0 = no error (normal default condition)
logic 1 = at least one parity error, framing error or break indication is in the
current FIFO data. This bit is cleared when LSR register is read.
logic 0 = no break condition (normal default condition)
logic 1 = the receiver received a break signal (RX was a logic 0 for one
character frame time). In the FIFO mode, only one break character is loaded
into the FIFO.
logic 0 = no framing error (normal default condition)
logic 1 = framing error. The receive character did not have a valid stop bit(s).
In the FIFO mode, this error is associated with the character at the top of the
FIFO.
logic 0 = no parity error (normal default condition)
logic 1 = parity error. The receive character does not have correct parity
information and is suspect. In the FIFO mode, this error is associated with
the character at the top of the FIFO.
logic 0 = no overrun error (normal default condition).
logic 1 = overrun error. A data overrun error occurred in the receive shift
register. This happens when additional data arrives while the FIFO is full. In
this case, the previous data in the shift register is overwritten. Note that under
this condition, the data byte in the receive shift register is not transferred into
the FIFO, therefore the data in the FIFO is not corrupted by the error.
logic 0 = no data in receive holding register or FIFO (normal default
condition)
logic 1 = data has been received and is saved in the receive holding register
or FIFO
Rev. 04 — 14 September 2009
UART with 32-byte FIFOs and IrDA encoder/decoder
SC16C650B
© NXP B.V. 2009. All rights reserved.
25 of 48

Related parts for SC16C650BIB48