DS90CR483VJD National Semiconductor, DS90CR483VJD Datasheet - Page 19

IC, LVDS CHANNEL LINK SER/DES, TQFP-100

DS90CR483VJD

Manufacturer Part Number
DS90CR483VJD
Description
IC, LVDS CHANNEL LINK SER/DES, TQFP-100
Manufacturer
National Semiconductor
Datasheet

Specifications of DS90CR483VJD

Supply Current
280mA
Supply Voltage Range
3V To 3.6V
Driver Case Style
TQFP
No. Of Pins
100
Operating Temperature Range
-10°C To +70°C
Device Type
Clock
Termination Type
SMD
Filter Terminals
SMD
Rohs Compliant
No
Data Rate Max
5380Mbps
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS90CR483VJD
Manufacturer:
NS
Quantity:
26
Part Number:
DS90CR483VJD
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
DS90CR483VJD/NOPB
Manufacturer:
National Semiconductor
Quantity:
135
Part Number:
DS90CR483VJD/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
DS90CR483VJDX
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
DS90CR483VJDX/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
RxINP
RxINM
RxOUT
RxCLKP
RxCLKM
RxCLKOUT
PLLSEL
DESKEW
PD
V
GND
PLLV
PLLGND
LVDSV
LVDSGND
NC
DS90CR484 Pin Description—Channel Link Receiver
Note 13: These receivers have input fail-safe bias circuitry to guarantee a stable receiver output for floating or terminated receiver inputs. Under test conditions
receiver inputs will be in a HIGH state. If the cable interconnect (media) are disconnected which results in floating/terminated inputs, the outputs will remain in the
last valid state.
Note 14: The DS90CR484 is design to automatically detect the DC Balance or non-DC Balance transmitted data from the DS90CR483 and deserialize the LVDS
data according to the define bit mapping.
CC
CC
Pin Name
CC
I/O
O
O
I
I
I
I
I
I
I
I
I
I
I
I
I
Positive LVDS differential data inputs.
Negative LVDS differential data inputs.
TTL level data outputs. In PowerDown (PD = Low) mode, receiver outputs are
forced to a Low state.
Positive LVDS differential clock input.
Negative LVDS differential clock input.
TTL level clock output. The rising edge acts as data strobe.
PLL range select. This pin should be tied to V
NC will force the PLL to low range only. Typical shift point is between 55 and 68
MHz for auto-range. (Notes 11, 12)
Deskew / Oversampling “on/off” select. When using the Deskew / Oversample
feature this pin must be tied to V
(Note 11) Deskew is only supported in the DC Balance mode.
TTL level input. When asserted (low input) the receiver outputs are Low. (Note 11)
Power supply pins for TTL outputs and digital circuitry. Bypass not required on Pins
6 and 77.
Ground pins for TTL outputs and digital circuitry.
Power supply for PLL circuitry.
Ground pin for PLL circuitry.
Power supply pin for LVDS inputs.
Ground pins for LVDS inputs.
No Connect. Make NO Connection to these pins - leave open.
19
CC
. Tieing this pin to ground disables this feature.
Description
CC
for auto-range. Tied to ground or
www.national.com

Related parts for DS90CR483VJD