LIS302DLHTR STMicroelectronics, LIS302DLHTR Datasheet - Page 19

IC ACCELEROMETER 3AXIS 14-LGA

LIS302DLHTR

Manufacturer Part Number
LIS302DLHTR
Description
IC ACCELEROMETER 3AXIS 14-LGA
Manufacturer
STMicroelectronics
Datasheet

Specifications of LIS302DLHTR

Featured Product
STM32 Cortex-M3 Companion Products
Axis
X, Y, Z
Acceleration Range
±2.3g, 9.2g
Sensitivity
18mg/digit, 72mg/digit
Voltage - Supply
2.16 V ~ 3.6 V
Output Type
Digital
Bandwidth
100Hz ~ 400Hz Selectable
Interface
I²C, SPI
Mounting Type
Surface Mount
Package / Case
14-LGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-11072-2
LIS302DLHTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LIS302DLHTR
Manufacturer:
SANYO
Quantity:
11
LIS302DLH
Table 14.
5.2
Master
Slave
ST SAD+W
Table 12.
Table 13.
Transfer when Master is receiving (reading) multiple bytes of data from slave
Data are transmitted in byte format (DATA). Each data transfer contains 8 bits. The number
of bytes transferred per transfer is unlimited. Data is transferred with the Most Significant bit
(MSb) first. If a receiver can’t receive another complete byte of data until it has performed
some other function, it can hold the clock line, SCL LOW to force the transmitter into a wait
state. Data transfer only continues when the receiver is ready for another byte and releases
the data line. If a slave receiver doesn’t acknowledge the slave address (i.e. it is not able to
receive because it is performing some real time function) the data line must be left HIGH by
the slave. The Master can then abort the transfer. A LOW to HIGH transition on the SDA line
while the SCL line is HIGH is defined as a STOP condition. Each data transfer must be
terminated by the generation of a STOP (SP) condition.
In order to read multiple bytes, it is necessary to assert the most significant bit of the sub-
address field. In other words, SUB(7) must be equal to 1 while SUB(6-0) represents the
address of first register to be read.
In the presented communication format MAK is Master acknowledge and NMAK is No
Master Acknowledge.
SPI bus interface
The LIS302DLH SPI is a bus slave. The SPI allows to write and read the registers of the
device.
The Serial Interface interacts with the outside world with 4 wires: CS, SPC, SDI and SDO.
Master
Master
Slave
Slave
ST
SAK
ST
Transfer when master is writing multiple bytes to slave:
Transfer when master is receiving (reading) one byte of data from slave:
SAD + W
SUB
SAD + W
SAK
SAK
SR SAD+R
SAK
Doc ID 15797 Rev 1
SUB
SUB
SAK
SAK
SAK
SR
DATA
SAD + R
DATA
MAK
DATA
SAK
SAK
MAK
DATA
DATA
DATA
Digital interfaces
NMAK
SAK
NMAK
19/37
SP
SP
SP

Related parts for LIS302DLHTR