LIS302DLHTR STMicroelectronics, LIS302DLHTR Datasheet - Page 18

IC ACCELEROMETER 3AXIS 14-LGA

LIS302DLHTR

Manufacturer Part Number
LIS302DLHTR
Description
IC ACCELEROMETER 3AXIS 14-LGA
Manufacturer
STMicroelectronics
Datasheet

Specifications of LIS302DLHTR

Featured Product
STM32 Cortex-M3 Companion Products
Axis
X, Y, Z
Acceleration Range
±2.3g, 9.2g
Sensitivity
18mg/digit, 72mg/digit
Voltage - Supply
2.16 V ~ 3.6 V
Output Type
Digital
Bandwidth
100Hz ~ 400Hz Selectable
Interface
I²C, SPI
Mounting Type
Surface Mount
Package / Case
14-LGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-11072-2
LIS302DLHTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LIS302DLHTR
Manufacturer:
SANYO
Quantity:
11
Digital interfaces
5.1.1
18/37
I
The transaction on the bus is started through a START (ST) signal. A START condition is
defined as a HIGH to LOW transition on the data line while the SCL line is held HIGH. After
this has been transmitted by the Master, the bus is considered busy. The next byte of data
transmitted after the start condition contains the address of the slave in the first 7 bits and
the eighth bit tells whether the Master is receiving data from the slave or transmitting data to
the slave. When an address is sent, each device in the system compares the first seven bits
after a start condition with its address. If they match, the device considers itself addressed
by the Master.
The Slave ADdress (SAD) associated to the LIS302DLH is 001100xb. SDO/SA0 pad can be
used to modify less significant bit of the device address. If SA0 pad is connected to voltage
supply, LSb is ‘1’ (address 0011001b) else if SA0 pad is connected to ground, LSb value is
‘0’ (address 0011000b). This solution permits to connect and address two different
accelerometers to the same I
Data transfer with acknowledge is mandatory. The transmitter must release the SDA line
during the acknowledge pulse. The receiver must then pull the data line LOW so that it
remains stable low during the HIGH period of the acknowledge clock pulse. A receiver which
has been addressed is obliged to generate an acknowledge after each byte of data
received.
The I
protocol must be adhered to. After the start condition (ST) a slave address is sent, once a
slave acknowledge (SAK) has been returned, a 8-bit sub-address (SUB) is transmitted: the
7 LSb represent the actual register address while the MSB enables address auto increment.
If the MSb of the SUB field is ‘1’, the SUB (register address) is automatically increased to
allow multiple data read/write.
The slave address is completed with a Read/Write bit. If the bit was ‘1’ (Read), a repeated
START (SR) condition must be issued after the two sub-address bytes; if the bit is ‘0’ (Write)
the Master will transmit to the slave with direction unchanged.
SAD+Read/Write bit pattern is composed, listing all the possible configurations.
Table 10.
Table 11.
2
C operation
Master
Slave
Command
2
C embedded inside the LIS302DLH behaves like a slave device and the following
Read
Write
Read
Write
SAD+Read/Write patterns
Transfer when master is writing one byte to slave
ST
SAD + W
SAD[6:1]
001100
001100
001100
001100
2
C lines.
Doc ID 15797 Rev 1
SAK
SAD[0] = SA0
0
0
1
1
SUB
SAK
R/W
1
0
1
0
Table 10
DATA
00110001 (31h)
00110000 (30h)
00110011 (33h)
00110010 (32h)
explains how the
SAD+R/W
SAK
LIS302DLH
SP

Related parts for LIS302DLHTR