NAND512W3A2SN6E NUMONYX, NAND512W3A2SN6E Datasheet - Page 6

no-image

NAND512W3A2SN6E

Manufacturer Part Number
NAND512W3A2SN6E
Description
IC FLASH 512MBUT 48TSOP
Manufacturer
NUMONYX
Datasheet

Specifications of NAND512W3A2SN6E

Format - Memory
FLASH
Memory Type
FLASH - NAND
Memory Size
512M (64M x 8)
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Speed
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NAND512W3A2SN6E
Manufacturer:
DIODES
Quantity:
30 000
Part Number:
NAND512W3A2SN6E
Manufacturer:
ST
Quantity:
11 330
Part Number:
NAND512W3A2SN6E
Manufacturer:
MICRON
Quantity:
5 630
Part Number:
NAND512W3A2SN6E
Manufacturer:
MICRON/镁光
Quantity:
20 000
Company:
Part Number:
NAND512W3A2SN6E
Quantity:
1 700
Description
1
6/51
Description
The NAND Flash 528 Byte/264 Word page is a family of non-volatile Flash memories that
uses the single level cell (SLC) NAND technology. It is referred to as the small page family.
The devices have a density of 512 Mbits and operate with either a 1.8 or 3 V voltage supply.
The size of a page is either 528 Bytes (512 + 16 spare) or 264 Words (256 + 8 spare)
depending on whether the device has a x8 or x16 bus width.
The address lines are multiplexed with the Data Input/Output signals on a multiplexed x8 or
x16 input/output bus. This interface reduces the pin count and makes it possible to migrate
to other densities without changing the footprint.
To extend the lifetime of NAND Flash devices it is strongly recommended to implement an
error correction code (ECC). The use of ECC correction allows to achieve up to 100,000
program/erase cycles for each block. A write protect pin is available to give a hardware
protection against program and erase operations.
The devices feature an open-drain Ready/Busy output that can be used to identify if the
program/erase/read (P/E/R) controller is currently active. The use of an open-drain output
allows the ready/busy pins from several memories to be connected to a single pull-up
resistor.
A Copy Back command is available to optimize the management of defective blocks. When
a page program operation fails, the data can be programmed in another page without having
to resend the data to be programmed.
The devices are available in the TSOP48 (12 x 20 mm) and VFBGA63 (9 x 11 x 1.05 mm)
packages and in two different versions:
They also come with the following security features:
For more details about these security features, contact your nearest Numonyx sales office.
For information on how to order these devices refer to
scheme. Devices are shipped from the factory with block 0 always valid and the memory
content bits, in valid blocks, erased to ’1’.
See
Table 2: Product
No option (Chip Enable ‘care’, sequential row read enabled): the sequential row read
feature allows to download up to all the pages in a block with one read command and
addressing only the first page to read
With Chip Enable ‘don’t care’ feature. This enables the sharing of the bus between
more active memories that are simultaneously active as Chip Enable transitions during
latency do not stop read operations. Program and erase operations are not interrupted
by Chip Enable transitions.
OTP (one time programmable) area, which is a restricted access area where sensitive
data/code can be stored permanently. The access sequence and further details about
this feature are subject to an NDA (non disclosure agreement)
Serial number (unique identifier), which enables each device to be uniquely identified. It
is subject to an NDA and is, therefore, not described in the datasheet.
description, for all the devices available in the family.
210403 - Rev 2
Table 25: Ordering information
Numonyx SLC SP 70 nm

Related parts for NAND512W3A2SN6E