PCF2127AT/1,518 NXP Semiconductors, PCF2127AT/1,518 Datasheet - Page 57

no-image

PCF2127AT/1,518

Manufacturer Part Number
PCF2127AT/1,518
Description
IC RTC/CALENDAR TCXO QTZ 20SOIC
Manufacturer
NXP Semiconductors
Type
Clock/Calendar/Alarmr
Datasheet

Specifications of PCF2127AT/1,518

Package / Case
20-SOIC (0.300", 7.50mm Width)
Time Format
HH:MM:SS (12/24 hr)
Memory Size
512B
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.8 V ~ 4.2 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Function
Serial Clock, Timestamp, Timekeeper, Watchdog, Alarm, Calendar, Timer, Timer Interrupt
Rtc Memory Size
512 bytes
Supply Voltage (max)
4.2 V
Supply Voltage (min)
1.8 V
Mounting Style
SMD/SMT
Rtc Bus Interface
I2C
Supply Current
2600 nA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
NXP Semiconductors
PCF2127A_2
Product data sheet
9.2.1 Bit transfer
9.2.2 START and STOP conditions
9.2.3 System configuration
9.2 I
The I
The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines are
connected to a positive supply via a pull-up resistor. Data transfer is initiated only when
the bus is not busy.
One data bit is transferred during each clock pulse. The data on the SDA line remains
stable during the HIGH period of the clock pulse as changes in the data line at this time
are interpreted as control signals (see
Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW
transition of the data line, while the clock is HIGH, is defined as the START condition S. A
LOW-to-HIGH transition of the data line while the clock is HIGH, is defined as the STOP
condition P (see
Remark: For the PCF2127A a repeated START is not allowed. Therefore a STOP has to
be released before the next START.
A device generating a message is a transmitter; a device receiving a message is the
receiver. The device that controls the message is the master; and the devices which are
controlled by the master are the slaves.
The PCF2127A can act as a slave transmitter and a slave receiver.
2
Fig 38. Bit transfer
Fig 39. Definition of START and STOP conditions
C-bus interface
2
C-bus is for bidirectional, two-line communication between different ICs or modules.
SDA
SCL
START condition
All information provided in this document is subject to legal disclaimers.
Figure
SDA
SCL
S
39).
Rev. 02 — 7 May 2010
data valid
data line
stable;
Figure
38).
Integrated RTC, TCXO and quartz crystal
allowed
change
of data
STOP condition
PCF2127A
mbc621
P
© NXP B.V. 2010. All rights reserved.
mbc622
SDA
SCL
57 of 80

Related parts for PCF2127AT/1,518