APA075-PQG208 Actel, APA075-PQG208 Datasheet - Page 71

no-image

APA075-PQG208

Manufacturer Part Number
APA075-PQG208
Description
FPGA - Field Programmable Gate Array 75K System Gates
Manufacturer
Actel
Datasheet

Specifications of APA075-PQG208

Processor Series
APA075
Core
IP Core
Maximum Operating Frequency
150 MHz
Number Of Programmable I/os
158
Data Ram Size
27648
Supply Voltage (max)
2.7 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
APA-Eval-Kit, APA-Eval-BRD1, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, Flashpro 4, Flashpro 3, Flashpro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
2.3 V
Number Of Gates
75 K
Package / Case
PQFP-208
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
APA075-PQG208
Manufacturer:
Actel
Quantity:
135
Part Number:
APA075-PQG208
Manufacturer:
Freescale
Quantity:
245
Part Number:
APA075-PQG208
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
APA075-PQG208
Manufacturer:
XILINX
0
Part Number:
APA075-PQG208
Manufacturer:
ACTEL/爱特
Quantity:
20 000
Part Number:
APA075-PQG208A
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
APA075-PQG208I
Manufacturer:
LT
Quantity:
3 057
Part Number:
APA075-PQG208I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Synchronous Write and Read to the Same Location
Note: * New data is read if WCLKS
Figure 2-34 • Synchronous Write and Read to the Same Location
Table 2-58 • T
Symbol t
CCYC
CMH
CML
WCLKRCLKS
WCLKRCLKH
OCH
OCA
Notes:
1. This behavior is valid for Access Timed Output and Pipelined Mode Output. The table shows the timings of an Access Timed Output.
2. During synchronous write and synchronous read access to the same location, the new write data will be read out if the active write
3. If WCLKS changes after the hold time, the data will be read.
4. A setup or hold time violation will result in unknown output data.
clock edge occurs before or at the same time as the active read clock edge. The negative setup time insures this behavior for WCLKS
and RCLKS driven by the same design signal.
the normal operation status.
xxx
T
J
J
= 0°C to 110°C; V
= –55°C to 150°C, V
Cycle time
Clock high phase
Clock low phase
WCLKS ↑ to RCLKS ↑ setup time
WCLKS ↑ to RCLKS ↑ hold time
Old DO valid from RCLKS ↑
New DO valid from RCLKS ↑
WCLKS
RCLKS
DO
t
t
WCLKRCLKH
WCLKRCLKS
Last Cycle Data
t
t
OCH
OCA
DD
Description
DD
occurs before setup time. The data stored is read if WCLKS
= 2.3 V to 2.7 V for Commercial/Industrial
= 2.3 V to 2.7 V for Military/MIL-STD-883
t
CMH
t
CCYC
v5.9
Min.
– 0.1
7.5
3.0
3.0
7.5
t
CML
Max.
7.0
3.0
New Data*
Units
ns
ns
ns
ns
ns
ns
ns
occurs after hold time. The plot shows
ProASIC
OCA/OCH displayed for
Access Timed Output
PLUS
Flash Family FPGAs
Notes
2-61

Related parts for APA075-PQG208