DS92LX1621SQX/NOPB National Semiconductor, DS92LX1621SQX/NOPB Datasheet - Page 27

no-image

DS92LX1621SQX/NOPB

Manufacturer Part Number
DS92LX1621SQX/NOPB
Description
IC SERIALIZER 10-50MHZ 32LLP
Manufacturer
National Semiconductor
Datasheet

Specifications of DS92LX1621SQX/NOPB

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Functional Description
The DS92LX1621 / DS92LX1622 Channel Link III chipset is
intended for camera applications. The Serializer/ Deserializer
chipset operates from a 10 MHz to 50 MHz pixel clock fre-
quency. The DS92LX1621 transforms a 16-bit wide parallel
LVCMOS data bus along with a bi-directional control bus into
a single high-speed differential pair. The high speed serial bit
stream contains an embedded clock and DC-balance infor-
mation which enhances signal quality to support AC coupling.
The DS92LX1622 receives the single serial data stream and
converts it back into a 16-bit wide parallel data bus together
with the bi-directional control bus.
The bi-directional channel function of the DS92LX1621 /
DS92LX1622 provides bi-directional communication between
The High Speed Forward Channel (HS_FC) is a 28-bit symbol
composed of 16 bits of data containing camera data & control
information transmitted from Serializer to Deserializer. CLK1
and CLK0 represent the embedded clock in the serial stream.
CLK1 is always HIGH and CLK0 is always LOW. This data
payload is optimized for signal transmission over an AC cou-
pled link. Data is randomized, balanced and scrambled. The
data payload may be checked using a 4-bit CRC function. The
CRC monitors the link integrity of the serialized data and re-
ports when an error condition is detected.
The bi-directional control data is transferred over the single
serial link along with the high-speed forward data. This archi-
tecture provides a full duplex low speed forward and back-
ward path across the serial link together with a high speed
forward channel without the dependence of the video blank-
ing phase.
DESCRIPTION OF BI-DIRECTIONAL CONTROL BUS AND
I
The I
DS92LX1621, DS92LX1622, or an external remote device
(such as a camera) through the bi-directional control channel.
Register
DS92LX1621 / DS92LX1622 chipset are employed through
the clock (SCL) and data (SDA) lines. These two signals have
open drain I/Os and both lines must be pulled-up to VDDIO
by external resistor.
2
C MODES
2
C compatible interface allows programming of the
programming
Figure 4
transactions
shows the timing relationships
FIGURE 20. Serial Bitstream for 28-bit Symbol
to/from
FIGURE 21. Write Byte
the
27
the image sensor and the host device (FPGA, frame grabber,
display, etc.). The integrated back channel transfers data bi-
directionally over the same differential pair used for video data
interface. This interface offers advantages over other
chipsets by eliminating the need for additional wires for pro-
gramming and control. The bi-directional control channel is
controlled via an I
offers asynchronous communication and is not dependent on
video blanking intervals.
SERIAL FRAME FORMAT
The DS92LX1621 / DS92LX1622 chipset will transmit and
receive a pixel of data in the following format:
of the clock (SCL) and data (SDA) signals. Pull-up resistors
or current sources are required on the SCL and SDA busses
to pull them high when they are not being driven low. A logic
zero is transmitted by driving the output low. A logic high is
transmitted by releasing the output and allowing it to be
pulled-up externally. The appropriate pull-up resistor values
will depend upon the total bus capacitance and operating
speed. The DS92LX1621 / DS92LX1622 I
supports up to 100 kbps according to I
To start any data transfer, the DS92LX1621 / DS92LX1622
must be configured in the proper I
function as an I
the mode determined by M/S pin. The Ser/Des interface acts
as a virtual bridge between Master controller (MCU) and the
remote device. When the M/S pin is set to HIGH, the device
is treated as a slave proxy; acts as a slave on behalf of the
remote slave. When addressing a remote peripheral or Seri-
alizer/ Deserializer (not wired directly to the MCU), the slave
proxy will forward any byte transactions sent by the Master
controller to the target device. When M/S pin is set to LOW,
the device will function as a master proxy device; acts as a
master on behalf of the I
devices must have complementary settings for the M/S con-
figuration. For example, if the Serializer M/S pin is set to HIGH
then the Deserializer M/S pin must be set to LOW and vice-
versa.
2
C slave proxy or master proxy depending on
2
C port. The bi-directional control channel
2
C master controller. Note that the
2
C mode. Each device can
2
C specification.
30123060
2
C bus data rate
www.national.com
30123061

Related parts for DS92LX1621SQX/NOPB