XR18W750/753-0B-EB Exar Corporation, XR18W750/753-0B-EB Datasheet - Page 26

no-image

XR18W750/753-0B-EB

Manufacturer Part Number
XR18W750/753-0B-EB
Description
EVAL BOARD FOR XR18W750/753
Manufacturer
Exar Corporation
Datasheet

Specifications of XR18W750/753-0B-EB

Silicon Manufacturer
Exar
Silicon Core Number
XR18W750
Kit Application Type
Communication & Networking
Application Sub Type
Wireless UART Controller
Kit Contents
Board
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
XR18W750
WIRELESS UART CONTROLLER
LCR[3]: TX and RX Parity Select
Parity or no parity can be selected via this bit. The parity bit is a simple way used in communications for data
integrity check. See
LCR[4]: TX and RX Parity Select
If the parity bit is enabled with LCR bit-3 set to a logic 1, LCR bit-4 selects the even or odd parity format.
LCR[5]: TX and RX Parity Select
If the parity bit is enabled, LCR BIT-5 selects the forced parity format.
LCR[6]: Transmit Break Enable
When enabled, the Break control bit causes a break condition to be transmitted (the TX output is forced to a
“space", LOW state). This condition remains, until disabled by setting LCR bit-6 to a logic 0.
LCR[7]: Baud Rate Divisors Enable
Baud rate generator divisor (DLL and DLM) enable.
The MCR register is used for controlling the serial/modem interface signals or general purpose inputs/outputs.
5.7
Logic 0 = No parity.
Logic 1 = A parity bit is generated during the transmission while the receiver checks for parity error of the
data character received.
Logic 0 = ODD Parity is generated by forcing an odd number of logic 1’s in the transmitted character. The
receiver must be programmed to check the same format (default).
Logic 1 = EVEN Parity is generated by forcing an even number of logic 1’s in the transmitted character. The
receiver must be programmed to check the same format.
LCR BIT-5 = logic 0, parity is not forced (default).
LCR BIT-5 = logic 1 and LCR BIT-4 = logic 0, parity bit is forced to a logical 1 for the transmit and receive
data.
LCR BIT-5 = logic 1 and LCR BIT-4 = logic 1, parity bit is forced to a logical 0 for the transmit and receive
data.
Logic 0 = No TX break condition (default).
Logic 1 = Forces the transmitter output (TX) to a “space”, LOW, for alerting the remote receiver of a line
break condition.
Logic 0 = Data registers are selected (default).
Logic 1 = Divisor latch registers are selected.
Modem Control Register (MCR) or General Purpose Outputs Control - Read/Write
Table 11
LCR B
X
0
0
1
1
IT
-5 LCR B
for parity selection summary below.
X
0
1
0
1
IT
-4 LCR B
T
ABLE
0
1
1
1
1
11: P
IT
-3
ARITY SELECTION
26
Forced parity to space, “0”
Force parity to mark, “1”
P
ARITY SELECTION
Even parity
Odd parity
No parity
REV. 1.0.0

Related parts for XR18W750/753-0B-EB