C8051F300 Silicon Laboratories Inc, C8051F300 Datasheet - Page 109

no-image

C8051F300

Manufacturer Part Number
C8051F300
Description
IC 8051 MCU 8K FLASH 11MLP
Manufacturer
Silicon Laboratories Inc
Series
C8051F30xr
Datasheets

Specifications of C8051F300

Core Processor
8051
Core Size
8-Bit
Speed
25MHz
Connectivity
SMBus (2-Wire/I²C), UART/USART
Peripherals
POR, PWM, Temp Sensor, WDT
Number Of I /o
8
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
11-VQFN
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F300
Manufacturer:
SILICON
Quantity:
200
Part Number:
C8051F300-GM
Manufacturer:
SiliconL
Quantity:
1 888
Part Number:
C8051F300-GM
Manufacturer:
TST
Quantity:
5 000
Part Number:
C8051F300-GMR
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Company:
Part Number:
C8051F300-GMR
Quantity:
81 500
Part Number:
C8051F300-GS
Manufacturer:
SOLOMONSY
Quantity:
2 659
Setting the EXTHOLD bit extends the minimum setup and hold times for the SDA line. The minimum SDA setup
time defines the absolute minimum time that SDA is stable before SCL transitions from low-to-high. The minimum
SDA hold time defines the absolute minimum time that the current SDA value remains stable after SCL transitions
from high-to-low. EXTHOLD should be set so that the minimum setup and hold times meet the SMBus Specification
requirements of 250 ns and 300 ns, respectively. Table 13.2 shows the minimum setup and hold times for the two
EXTHOLD settings. Setup and hold time extensions are typically necessary when SYSCLK is above 10 MHz.
With the SMBTOE bit set, Timer 2 should be configured to overflow after 25 ms in order to detect SCL low timeouts
(see
SCL is high, and allow Timer 2 to count when SCL is low. The Timer 2 interrupt service routine should be used to
reset SMBus communication by disabling and re-enabling the SMBus. Timer 2 configuration is described in
“15.2. Timer 2” on page
SMBus Free Timeout detection can be enabled by setting the SMBFTE bit. When this bit is set, the bus will be con-
sidered free if SDA and SCL remain high for more than 10 SMBus clock source periods (see Figure 13.4). When a
Free Timeout is detected, the interface will respond as if a STOP was detected (an interrupt will be generated, and
STO will be set).
Section “13.3.3. SCL Low Timeout” on page
occurs between the time SMB0DAT or ACK is written and when SI is cleared. Note that if
SI is cleared in the same write that defines the outgoing ACK value, s/w delay is zero.
Setup Time for ACK bit transmissions and the MSB of all data transfers. The s/w delay
EXTHOLD
0
1
141.
Table 13.2. Minimum SDA Setup and Hold Times
Minimum SDA Setup Time
1 system clock + s/w delay
T
low
11 system clocks
- 4 system clocks
OR
106). The SMBus interface will force Timer 2 to reload while
Rev. 2.3
Minimum SDA Hold Time
C8051F300/1/2/3/4/5
12 system clocks
3 system clocks
Section
109

Related parts for C8051F300