DF2168VTE33 Renesas Electronics America, DF2168VTE33 Datasheet - Page 771

MCU FLASH 3V 256K 33MHZ 144TQFP

DF2168VTE33

Manufacturer Part Number
DF2168VTE33
Description
MCU FLASH 3V 256K 33MHZ 144TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2100r
Datasheet

Specifications of DF2168VTE33

Core Processor
H8S/2000
Core Size
16-Bit
Speed
33MHz
Connectivity
I²C, IrDA, LPC, SCI, SmartCard
Peripherals
POR, PWM, WDT
Number Of I /o
106
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
144-TQFP, 144-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2168VTE33WV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
[Legend]
*:
Bit
6
5
4
3
2
1
0
Bit Name Initial Value R/W
STS2
STS1
STS0
SCK2
SCK1
SCK0
DTSPEED 0
Don't care
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Description
Standby Timer Select 2 to 0
Select the wait time for clock settling from clock oscillation
start when canceling software standby mode, watch mode,
or subactive mode. Select a wait time of 8 ms (oscillation
settling time) or more, depending on the operating
frequency.
With an external clock, select a wait time of 500 µs
(external clock output settling delay time) or more,
depending on the operating frequency.
Table 23.1 shows the relationship between the STS2 to
STS0 values and wait time.
DTC Speed
Specifies the operating clock for the bus masters (DTC)
other than the CPU in medium-speed mode.
0: All bus masters operate based on the medium-speed
1: The DTC operates based on the system clock.
The operating clock is changed when a DTC transfer is
requested even if the CPU operates based on the medium-
speed clock.
System Clock Select 2 to 0
Select a clock for the bus master in high-speed mode or
medium-speed mode.
When making a transition to subactive mode or watch
mode, SCK2 to SCK0 must be cleared to 0.
000: High-speed mode (Initial value)
001: Medium-speed clock: φ/2
010: Medium-speed clock: φ/4
011: Medium-speed clock: φ/8
100: Medium-speed clock: φ/16
101: Medium-speed clock: φ/32
11*: Must not be set.
clock.
Rev. 3.00, 03/04, page 729 of 830

Related parts for DF2168VTE33