MCF5232CVM100J Freescale Semiconductor, MCF5232CVM100J Datasheet - Page 28

no-image

MCF5232CVM100J

Manufacturer Part Number
MCF5232CVM100J
Description
IC MCU 64K SRAM 100MHZ 196MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF523xr
Datasheet

Specifications of MCF5232CVM100J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
100MHz
Connectivity
CAN, EBI/EMI, I²C, SPI, UART/USART
Peripherals
DMA, WDT
Number Of I /o
97
Program Memory Type
ROMless
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
196-MAPBGA
Processor Series
MCF523x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5234-KIT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5232CVM100J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Electrical Characteristics
7.5
Table 11
28
1
2
3
Name
freq
B1a
B1b
B2a
B2b
Timing specifications are tested using full drive strength pad configurations in a 50ohm transmission line
environment..
TEA and TA pins are being referred to as control inputs.
B0
B4
B5
Refer to figure A-19.
7
8
9
10
11
12
13
14
15
lists processor bus input timings.
External Interface Timing Characteristics
This specification applies to the period required for the PLL to relock after changing the MFD frequency
control bits in the synthesizer control register (SYNCR).
Assuming a reference is available at power up, lock time is measured from the time V
valid to RSTOUT negating. If the crystal oscillator is being used as the reference for the PLL, then the
crystal start up time must be added to the PLL lock time to determine the total start-up time.
τ = 1.57x10
PLL is operating in 1:1 PLL mode.
Jitter is the average deviation from the programmed frequency measured over the specified interval at
maximum f
stable external clock signal. Noise injected into the PLL circuitry via V
crystal oscillator frequency increase the Cjitter percentage for a given interval.
Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of
Cjitter+Cmod.
Modulation percentage applies over an interval of 10μs, or equivalently the modulation rate is 100KHz.
Modulation rate selected must not result in f
Modulation range determined by hardware design.
f
t
sys/2
lpll
System bus frequency
CLKOUT period
Control input valid to CLKOUT high
BKPT valid to CLKOUT high
CLKOUT high to control inputs invalid
CLKOUT high to asynchronous control input BKPT invalid
Data input (D[31:0]) valid to CLKOUT high
CLKOUT high to data input (D[31:0]) invalid
= (64
= f
All processor bus timings are synchronous; that is, input setup/hold and
output delay with respect to the rising edge of a reference clock. The
reference clock is the CLKOUT output.
All other timing relationships can be derived from these values.
ico
*
/ (2
sys/2
4
-6
*
×
5 + 5
*
MCF523x Integrated Microprocessor Hardware Specification, Rev. 4
. Measurements are made with the device powered by filtered supplies and clocked by a
2(MFD + 2).
2
RFD
Table 11. Processor Bus Input Timing Specifications
×
)
τ)
×
T
ref
, where T
3
Characteristic
2
ref
2
= 1/F
Control Inputs
sys/2
Data Inputs
1
NOTE
ref_crystal
value greater than the f
= 1/F
3
ref_ext
= 1/F
DDSYN
sys/2
ref_1:1
and V
maximum specified value.
, and
Symbol
t
t
t
t
BKVCH
BKNCH
t
t
DIVCH
f
CVCH
CHCII
CHDII
sys/2
t
cyc
SSSYN
DD
and V
and variation in
Freescale Semiconductor
Min
50
9
9
0
0
4
0
DDSYN
Max
1/75
75
are
MHz
Unit
ns
ns
ns
ns
ns
ns
ns

Related parts for MCF5232CVM100J