ST7FLITE05M6TR STMicroelectronics, ST7FLITE05M6TR Datasheet - Page 51

no-image

ST7FLITE05M6TR

Manufacturer Part Number
ST7FLITE05M6TR
Description
IC MCU 8BIT FLASH 16SOIC
Manufacturer
STMicroelectronics
Series
ST7r
Datasheet

Specifications of ST7FLITE05M6TR

Core Processor
ST7
Core Size
8-Bit
Speed
8MHz
Connectivity
SPI
Peripherals
PWM, WDT
Number Of I /o
13
Program Memory Size
1.5KB (1.5K x 8)
Program Memory Type
FLASH
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 5.5 V
Data Converters
A/D 5x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
16-SOIC
Processor Series
ST7FLITE0x
Core
ST7
Data Bus Width
8 bit
Development Tools By Supplier
ST7FLIT0-IND/USB, ST7FLITE-SK/RAIS, ST7MDT10-DVP3, ST7MDT10-EMU3, STX-RLINK
For Use With
497-5858 - EVAL BOARD PLAYBACK ST7FLITE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST7FLITE05M6TR
Manufacturer:
ST
0
LITE TIMER (Cont’d)
Input Capture
The 8-bit input capture register is used to latch the
free-running upcounter after a rising or falling edge
is detected on the LTIC pin. When an input capture
occurs, the ICF bit is set and the LTICR register
contains the value of the free-running upcounter.
An interrupt is generated if the ICIE bit is set. The
ICF bit is cleared by reading the LTICR register.
The LTICR is a read only register and always con-
tains the data from the last input capture. Input
capture is inhibited if the ICF bit is set.
11.1.4 Low Power Modes
Figure 33. Input Capture Timing Diagram
Mode
SLOW
WAIT
ACTIVE HALT
HALT
LTICR REGISTER
8-bit COUNTER
ICF FLAG
LTIC PIN
f
OSC
Description
f
No effect on Lite timer
(this peripheral is driven directly by
f
No effect on Lite timer
No effect on Lite timer
Lite timer stops counting
CPU
/32
OSC
/32)
01h
(@ 8 MHz f
4µs
02h
xxh
OSC
)
03h
04h
11.1.5 Interrupts
Note: The TBF and ICF interrupt events are con-
nected to separate interrupt vectors (see Inter-
rupts chapter).
Timebase and IC events generate an interrupt if
the enable bit is set in the LTCSR register and the
interrupt mask in the CC register is reset (RIM in-
struction).
Timebase
Event
IC Event
05h
Interrupt
Event
04h
06h
Event
Flag
TBF
ICF
ST7LITE0xY0, ST7LITESxY0
07h
Control
Enable
TBIE
ICIE
Bit
LTIC REGISTER
07h
from
Wait
CLEARED
Exit
READING
Yes
BY S/W
from
Exit
Halt
No
t
Active-
from
Exit
Halt
Yes
51/124
No
1

Related parts for ST7FLITE05M6TR