ATMEGA32U2-AU Atmel, ATMEGA32U2-AU Datasheet - Page 269

IC MCU 8BIT 32KB FLASH 32TQFP

ATMEGA32U2-AU

Manufacturer Part Number
ATMEGA32U2-AU
Description
IC MCU 8BIT 32KB FLASH 32TQFP
Manufacturer
Atmel
Series
AVR® ATmegar
Datasheets

Specifications of ATMEGA32U2-AU

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
SPI, UART/USART, USB
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
22
Program Memory Size
32KB (16K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
32-TQFP, 32-VQFP
Processor Series
ATMEGA32x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
SPI, UART
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
22
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR, EWAVR-BL
Development Tools By Supplier
ATAVRDRAGON, ATSTK500, ATSTK600, ATAVRISP2, ATAVRONEKIT, AT90USBKEY, ATEVK525
Minimum Operating Temperature
- 40 C
Controller Family/series
AVR MEGA
No. Of I/o's
22
Eeprom Memory Size
1KB
Ram Memory Size
1KB
Cpu Speed
16MHz
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATMEGA32U2-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATMEGA32U2-AUR
Manufacturer:
Atmel
Quantity:
10 000
26.7
7799D–AVR–11/10
SPI Timing Characteristics
See
Table 26-6.
Note:
Figure 26-3. SPI Interface Timing Requirements (Master Mode)
10
12
13
14
15
16
17
18
11
1
2
3
4
5
6
7
8
9
Figure 26-3
(Data Output)
(Data Input)
(CPOL = 0)
(CPOL = 1)
1. In SPI Programming mode the minimum SCK high/low period is:
SS high to tri-state
SCK to out high
SCK to SS high
- 2 t
- 3 t
MISO
MOSI
SCK high/low
SS low to SCK
Rise/Fall time
Rise/Fall time
SCK
SCK
SCK high/low
SS low to out
Description
SCK period
SCK period
Out to SCK
SCK to out
SCK to out
SS
SPI Timing Parameters
CLCL
CLCL
Setup
Setup
Hold
Hold
and
for f
for f
Figure 26-7
CK
CK
(1)
< 12 MHz
> 12 MHz
6
4
MSB
5
MSB
for details.
Master
Master
Master
Master
Master
Master
Master
Master
Mode
Slave
Slave
Slave
Slave
Slave
Slave
Slave
Slave
Slave
Slave
7
4 • t
2 • t
Min
10
20
20
t
ck
...
ck
ck
...
ATmega8U2/16U2/32U2
See
50% duty cycle
0.5 • t
Table 17-5
TBD
TBD
Typ
10
10
10
10
15
15
10
2
sck
LSB
1
LSB
2
Max
3
8
ns
269

Related parts for ATMEGA32U2-AU