ST72F324K2T6 STMicroelectronics, ST72F324K2T6 Datasheet - Page 46

MCU 8BIT 8K FLASH 5V 32TQFP

ST72F324K2T6

Manufacturer Part Number
ST72F324K2T6
Description
MCU 8BIT 8K FLASH 5V 32TQFP
Manufacturer
STMicroelectronics
Series
ST7r
Datasheet

Specifications of ST72F324K2T6

Core Processor
ST7
Core Size
8-Bit
Speed
8MHz
Connectivity
SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
24
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
384 x 8
Voltage - Supply (vcc/vdd)
3.8 V ~ 5.5 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
32-LQFP
Processor Series
ST72F3x
Core
ST7
Data Bus Width
8 bit
Data Ram Size
384 B
Interface Type
SCI, SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
32
Number Of Timers
4 bit
Operating Supply Voltage
3.8 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
ST7F521-IND/USB, ST7232X-EVAL, ST7MDT20-DVP3, ST7MDT20J-EMU3, STX-RLINK
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit
For Use With
497-6421 - BOARD EVAL DGTL BATT CHGR DESIGN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
In Transition
Other names
497-4850

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72F324K2T6
Manufacturer:
DLP
Quantity:
53
Part Number:
ST72F324K2T6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F324K2T6
Manufacturer:
ST
Quantity:
3 000
Part Number:
ST72F324K2T6 ST72F324BK2T6
Manufacturer:
ST
0
Part Number:
ST72F324K2T6TR
Manufacturer:
STMicroelectronics
Quantity:
10 000
ST72324Jx ST72324Kx
I/O PORTS (Cont’d)
Figure 29. I/O Port General Block Diagram
Table 10. I/O Port Mode Options
Legend: NI - not implemented
46/164
1
Input
Output
REGISTER
ACCESS
INTERRUPT
SOURCE (ei
EXTERNAL
Off - implemented not activated
On - implemented and activated
DDR SEL
OR SEL
DR SEL
Floating with/without Interrupt
Pull-up with/without Interrupt
Push-pull
Open Drain (logic level)
True Open Drain
Configuration Mode
DDR
x
DR
OR
)
ALTERNATE
OUTPUT
ALTERNATE
ENABLE
If implemented
1
0
1
0
Pull-Up
Off
On
Off
NI
Note: The diode to V
true open drain pads. A local protection between
the pad and V
vice against positive stress.
N-BUFFER
PULL-UP
CONDITION
P-Buffer
Off
On
Off
NI
SS
SCHMITT
TRIGGER
CMOS
is implemented to protect the de-
V
DD
DD
NI (see note)
is not implemented in the
to V
On
DD
P-BUFFER
(see table below)
V
Diodes
DD
DIODES
(see table below)
PULL-UP
(see table below)
ALTERNATE
ANALOG
to V
INPUT
INPUT
On
PAD
SS

Related parts for ST72F324K2T6