SAF-C161PI-LF 3V CA Infineon Technologies, SAF-C161PI-LF 3V CA Datasheet - Page 31

IC MCU 16BIT ROM/LESS TQFP-100-1

SAF-C161PI-LF 3V CA

Manufacturer Part Number
SAF-C161PI-LF 3V CA
Description
IC MCU 16BIT ROM/LESS TQFP-100-1
Manufacturer
Infineon Technologies
Series
C16xxr
Datasheet

Specifications of SAF-C161PI-LF 3V CA

Core Processor
C166
Core Size
16-Bit
Speed
20MHz
Connectivity
EBI/EMI, I²C, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
76
Program Memory Type
ROMless
Ram Size
3K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LFQFP
Data Bus Width
16 bit
Data Ram Size
3 KB
Interface Type
ASC, I2C, SSC
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
76
Number Of Timers
5
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 4 Channel
Packages
PG-TQFP-100
Max Clock Frequency
20.0 MHz
Sram (incl. Cache)
3.0 KByte
A / D Input Lines (incl. Fadc)
4
Program Memory
0.0 KByte
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
F161PILF3VCAXT
SAF-C161PI-LF3VCA
SAF-C161PI-LF3VCAINTR
SAF-C161PI-LF3VCATR
SAF-C161PI-LF3VCATR
SAFC161PILF3VCAXT
SP000014361
Instruction Set Summary
The table below lists the instructions of the C161PI in a condensed way.
The various addressing modes that can be used with a specific instruction, the operation
of the instructions, parameters for conditional execution of instructions, and the opcodes
for each instruction can be found in the “C166 Family Instruction Set Manual”.
This document also provides a detailled description of each instruction.
Table 4
Mnemonic
ADD(B)
ADDC(B)
SUB(B)
SUBC(B)
MUL(U)
DIV(U)
DIVL(U)
CPL(B)
NEG(B)
AND(B)
OR(B)
XOR(B)
BCLR
BSET
BMOV(N)
BAND, BOR,
BXOR
BCMP
BFLDH/L
CMP(B)
CMPD1/2
CMPI1/2
PRIOR
SHL / SHR
ROL / ROR
ASHR
Data Sheet
Instruction Set Summary
Add word (byte) operands
(Un)Signed multiply direct GPR by direct GPR (16-16-bit) 2
(Un)Signed divide register MDL by direct GPR (16-/16-bit) 2
(Un)Signed long divide reg. MD by direct GPR (32-/16-bit) 2
Bitwise modify masked high/low byte of bit-addressable
Compare word data to GPR and decrement GPR by 1/2
Description
Add word (byte) operands with Carry
Subtract word (byte) operands
Subtract word (byte) operands with Carry
Complement direct word (byte) GPR
Negate direct word (byte) GPR
Bitwise AND, (word/byte operands)
Bitwise OR, (word/byte operands)
Bitwise XOR, (word/byte operands)
Clear direct bit
Set direct bit
Move (negated) direct bit to direct bit
AND/OR/XOR direct bit with direct bit
Compare direct bit to direct bit
direct word memory with immediate data
Compare word (byte) operands
Compare word data to GPR and increment GPR by 1/2
Determine number of shift cycles to normalize direct
word GPR and store result in direct word GPR
Shift left/right direct word GPR
Rotate left/right direct word GPR
Arithmetic (sign bit) shift right direct word GPR
29
&3,
Bytes
2 / 4
2 / 4
2 / 4
2 / 4
2
2
2 / 4
2 / 4
2 / 4
2
2
4
4
4
4
2 / 4
2 / 4
2 / 4
2
2
2
2
1999-07

Related parts for SAF-C161PI-LF 3V CA