MC908AZ60ACFUE Freescale Semiconductor, MC908AZ60ACFUE Datasheet - Page 261

IC MCU FLASH 8.4MHZ 60K 64QFP

MC908AZ60ACFUE

Manufacturer Part Number
MC908AZ60ACFUE
Description
IC MCU FLASH 8.4MHZ 60K 64QFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC908AZ60ACFUE

Core Processor
HC08
Core Size
8-Bit
Speed
8.4MHz
Connectivity
CAN, SCI, SPI
Peripherals
LVD, POR, PWM
Number Of I /o
52
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 15x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC908AZ60ACFUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC908AZ60ACFUE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC908AZ60ACFUE1L87J
Manufacturer:
TEMIC
Quantity:
350
Part Number:
MC908AZ60ACFUER
Manufacturer:
FREESCALE
Quantity:
5 560
Part Number:
MC908AZ60ACFUER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
22.7.1 Port F Data Register
The port F data register contains a data latch for each of the seven port F pins.
PTF[6:0] — Port F Data Bits
TACH[5:2] — Timer A Channel I/O Bits
TBCH[1:0] — Timer B Channel I/O Bits
22.7.2 Data Direction Register F
Data direction register F determines whether each port F pin is an input or an output. Writing a logic 1 to
a DDRF bit enables the output buffer for the corresponding port F pin; a logic 0 disables the output buffer.
Freescale Semiconductor
These read/write bits are software programmable. Data direction of each port F pin is under the control
of the corresponding bit in data direction register F. Reset has no effect on PTF[6:0].
The PTF3–PTF0/TACH2 pins are the TIM input capture/output compare pins. The edge/level select
bits, ELSxB:ELSxA, determine whether the PTF3–PTF0/TACH2 pins are timer channel I/O pins or
general-purpose I/O pins. (See
The PTF5/TBCH1–PTF4/TBCH0 pins are the TIMB input capture/output compare pins. The edge/level
select bits, ELSxB:ELSxA, determine whether the PTF5/TBCH1–PTF4/TBCH0 pins are timer channel
I/O pins or general-purpose I/O pins. (See
Alternative
Function:
Address:
Address:
Data direction register F (DDRF) does not affect the data direction of port F
pins that are being used by the TIM. However, the DDRF bits always
determine whether reading port F returns the states of the latches or the
states of the pins. (See
Reset:
Reset:
Read:
Read:
Write:
Write:
MC68HC908AZ60A • MC68HC908AS60A • MC68HC908AS60E Data Sheet, Rev. 6
$000D
$0009
Bit 7
Bit 7
R
R
R
R
0
0
0
Figure 22-18. Data Direction Register F (DDRF)
Figure 22-17. Port F Data Register (PTF)
= Reserved
= Reserved
DDRF6
PTF6
6
6
0
25.8.1 TIMA Status and Control
Table
TBCH1
DDRF5
PTF5
5
5
0
22-6).
20.8.1 TIMB Status and Control
NOTE
TBCH0
DDRF4
Unaffected by Reset
PTF4
4
4
0
TACH5
DDRF3
PTF3
3
3
0
Register).
TACH4
DDRF2
PTF2
2
2
0
DDRF1
TACH3
PTF1
Register).
1
1
0
DDRF0
TACH2
PTF0
Bit 0
Bit 0
0
Port F
261

Related parts for MC908AZ60ACFUE