MC908AP32CFAE Freescale Semiconductor, MC908AP32CFAE Datasheet - Page 49

IC MCU 32K FLASH 8MHZ 48-LQFP

MC908AP32CFAE

Manufacturer Part Number
MC908AP32CFAE
Description
IC MCU 32K FLASH 8MHZ 48-LQFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheets

Specifications of MC908AP32CFAE

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
I²C, IRSCI, SCI, SPI
Peripherals
LED, LVD, POR, PWM
Number Of I /o
32
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-LQFP
Controller Family/series
HC08
No. Of I/o's
32
Ram Memory Size
2KB
Cpu Speed
8MHz
No. Of Timers
2
Embedded Interface Type
I2C, SCI, SPI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC908AP32CFAE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC908AP32CFAER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 3
Configuration & Mask Option Registers (CONFIG & MOR)
3.1 Introduction
This section describes the configuration registers, CONFIG1 and CONFIG2; and the mask option
register, MOR.
The configuration registers enable or disable these options:
The mask option register selects one of the following oscillator options:
Freescale Semiconductor
$001D
$001F
$FFCF
† One-time writable register after each reset.
#
Addr.
MOR is a non-volatile FLASH register; write by programming.
Computer operating properly module (COP)
COP timeout period (2
Low-voltage inhibit (LVI) on V
LVI on V
LVI module reset
LVI module in stop mode
STOP instruction
Stop mode recovery time (32 ICLK or 4096 ICLK cycles)
Oscillator (internal, RC, and crystal) during stop mode
Serial communications interface clock source (CGMXCLK or f
Internal oscillator
RC oscillator
Crystal oscillator
Configuration Register 2
Configuration Register 1
Register Name
Mask-Option-Register
REG
(CONFIG2)
(CONFIG1)
(MOR)
Figure 3-1. CONFIG and MOR Registers Summary
#
Erased:
Reset:
Reset:
Read:
Write:
Read:
Write:
Read:
Write:
18
– 2
OSCSEL1 OSCSEL0
MC68HC908AP Family Data Sheet, Rev. 4
ICLKDIS
COPRS
STOP_
4
Bit 7
DD
or 2
0
0
1
13
= Unimplemented
LVISTOP
RCLKEN
– 2
STOP_
6
0
0
1
4
ICLK cycles)
LVIRSTD
XCLKEN
STOP_
R
5
0
0
1
OSCCLK1 OSCCLK0
LVIPWRD
R
4
0
0
1
BUS
LVIREGD
R
R
)
3
0
0
1
= Reserved
SSREC
R
2
0
0
0
1
STOP
R
1
0
0
0
1
SCIBDSRC
COPD
Bit 0
R
0
0
1
49

Related parts for MC908AP32CFAE