PIC18C858-I/L Microchip Technology, PIC18C858-I/L Datasheet - Page 161

IC PIC MCU OTP 16KX16 84PLCC

PIC18C858-I/L

Manufacturer Part Number
PIC18C858-I/L
Description
IC PIC MCU OTP 16KX16 84PLCC
Manufacturer
Microchip Technology
Series
PIC® 18Cr

Specifications of PIC18C858-I/L

Core Size
8-Bit
Program Memory Size
32KB (16K x 16)
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Core Processor
PIC
Speed
40MHz
Connectivity
CAN, I²C, SPI, UART/USART
Number Of I /o
68
Program Memory Type
OTP
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
84-PLCC
Controller Family/series
PIC18
No. Of I/o's
68
Ram Memory Size
1.5KB
Cpu Speed
40MHz
No. Of Timers
4
Processor Series
PIC18C
Core
PIC
Data Bus Width
8 bit
Data Ram Size
1536 B
Interface Type
3-Wire, I2C, SPI, USART, CAN
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
68
Number Of Timers
4 bit
Operating Supply Voltage
2.5 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
ICE2000, DM163007, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
6
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC164310 - MODULE SKT FOR PM3 84PLCCDVA18XL840 - ADAPTER DEVICE ICE 84PLCCAC174012 - MODULE SKT PROMATEII 84PLCC
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
PIC18C858I/L

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18C858-I/L
Manufacturer:
Microchip
Quantity:
3 097
Part Number:
PIC18C858-I/L
Manufacturer:
Microchip Technology
Quantity:
10 000
15.4.12 CLOCK ARBITRATION
Clock arbitration occurs when the master, during any
receive, transmit or Repeated START/STOP condition,
de-asserts the SCL pin (SCL allowed to float high).
When the SCL pin is allowed to float high, the baud rate
generator (BRG) is suspended from counting until the
SCL pin is actually sampled high. When the SCL pin is
sampled high, the baud rate generator is reloaded with
the contents of SSPADD<6:0> and begins counting.
This ensures that the SCL high time will always be at
least one BRG rollover count, in the event that the clock
is held low by an external device (Figure 15-19).
FIGURE 15-19: CLOCK ARBITRATION TIMING IN MASTER TRANSMIT MODE
 2000 Microchip Technology Inc.
BRG overflow,
Release SCL,
If SCL = 1 Load BRG with
SSPADD<6:0>, and start count
to measure high time interval.
SCL
SDA
T
BRG
BRG overflow occurs,
Release SCL, Slave device holds SCL low.
Advanced Information
T
BRG
SCL line sampled once every machine cycle (T
Hold off BRG until SCL is sampled high.
15.4.13 SLEEP OPERATION
While in SLEEP mode, the I
addresses or data, and when an address match or
complete byte transfer occurs, wake the processor
from SLEEP (if the MSSP interrupt is enabled).
15.4.14 EFFECT OF A RESET
A RESET disables the MSSP module and terminates
the current transfer.
T
SCL = 1 BRG starts counting
clock high interval.
BRG
PIC18CXX8
2
C module can receive
OSC
DS30475A-page 161
² 4).

Related parts for PIC18C858-I/L