PIC18F4320-I/P Microchip Technology, PIC18F4320-I/P Datasheet - Page 382

IC MCU FLASH 4KX16 A/D 40-DIP

PIC18F4320-I/P

Manufacturer Part Number
PIC18F4320-I/P
Description
IC MCU FLASH 4KX16 A/D 40-DIP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F4320-I/P

Program Memory Type
FLASH
Program Memory Size
8KB (4K x 16)
Package / Case
40-DIP (0.600", 15.24mm)
Core Processor
PIC
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
36
Eeprom Size
256 x 8
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 13x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
SPI/I2C/USART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
36
Number Of Timers
5
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
13-ch x 10-bit
Package
40PDIP
Device Core
PIC
Family Name
PIC18
Maximum Speed
40 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DVA18XP400 - DEVICE ADAPTER 18F4220 PDIP 40LD444-1001 - DEMO BOARD FOR PICMICRO MCUACICE0206 - ADAPTER MPLABICE 40P 600 MIL
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F4320-I/P
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC18F4320-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F4320-I/PT
Manufacturer:
MIC
Quantity:
20 000
Part Number:
PIC18F4320-I/PT229
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
PIC18F2220/2320/4220/4320
Timer0 .............................................................................. 117
Timer1 .............................................................................. 121
Timer2 .............................................................................. 127
Timer3 .............................................................................. 129
Timing Diagrams
DS39599C-page 380
16-bit Mode Timer Reads and Writes ...................... 119
Associated Registers ............................................... 119
Clock Source Edge Select (T0SE Bit) ...................... 119
Clock Source Select (T0CS Bit) ............................... 119
Interrupt .................................................................... 119
Operation ................................................................. 119
Prescaler. See Prescaler, Timer0.
Switching Prescaler Assignment .............................. 119
16-bit Read/Write Mode ........................................... 124
Associated Registers ............................................... 125
Interrupt .................................................................... 124
Operation ................................................................. 122
Oscillator .......................................................... 121, 123
Oscillator Layout Considerations ............................. 123
Overflow Interrupt ..................................................... 121
Resetting, Using a Special Event
Special Event Trigger (CCP) .................................... 136
TMR1H Register ...................................................... 121
TMR1L Register ....................................................... 121
Use as a Real-Time Clock ....................................... 124
Associated Registers ............................................... 128
Operation ................................................................. 127
Postscaler. See Postscaler, Timer2.
PR2 Register .................................................... 127, 138
Prescaler. See Prescaler, Timer2.
SSP Clock Shift ................................................ 127, 128
TMR2 Register ......................................................... 127
TMR2 to PR2 Match Interrupt .................. 127, 128, 138
Associated Registers ............................................... 131
Operation ................................................................. 130
Oscillator .......................................................... 129, 131
Overflow Interrupt ............................................. 129, 131
Resetting, Using a Special Event
TMR3H Register ...................................................... 129
TMR3L Register ....................................................... 129
A/D Conversion ........................................................ 342
Acknowledge Sequence ........................................... 188
Asynchronous Reception ......................................... 205
Asynchronous Transmission .................................... 203
Asynchronous Transmission (Back to Back) ............ 203
Baud Rate Generator with Clock Arbitration ............ 182
BRG Reset Due to SDA Arbitration
Brown-out Reset (BOR) ........................................... 328
Bus Collision During a Repeated
Bus Collision During a Repeated
Bus Collision During a Stop Condition
Bus Collision During a Stop Condition
Bus Collision During Start Condition
Bus Collision During Start Condition
Bus Collision for Transmit and
Trigger Output (CCP) ....................................... 124
Trigger Output (CCP) ....................................... 131
During Start Condition ...................................... 191
Start Condition (Case 1) .................................. 192
Start Condition (Case 2) .................................. 192
(Case 1) ........................................................... 193
(Case 2) ........................................................... 193
(SCL = 0) .......................................................... 191
(SDA Only) ....................................................... 190
Acknowledge .................................................... 189
Capture/Compare/PWM (CCP) ............................... 330
CLKO and I/O .......................................................... 327
Clock Synchronization ............................................. 175
Clock, Instruction Cycle ............................................. 57
Example SPI Master Mode (CKE = 0) ..................... 332
Example SPI Master Mode (CKE = 1) ..................... 333
Example SPI Slave Mode (CKE = 0) ....................... 334
Example SPI Slave Mode (CKE = 1) ....................... 335
External Clock (All Modes except PLL) ................... 325
Fail-Safe Clock Monitor (FSCM) .............................. 249
First Start Bit ............................................................ 183
Full-Bridge PWM Output .......................................... 146
Half-Bridge PWM Output ......................................... 145
I
I
I
I
I
I
I
I
I
Low-Voltage Detect ................................................. 234
Low-Voltage Detect Characteristics ......................... 322
Master SSP I
Master SSP I
Parallel Slave Port (PIC18F4X20) ........................... 331
Parallel Slave Port (PSP) Read ............................... 115
Parallel Slave Port (PSP) Write ............................... 115
PWM Auto-Shutdown (PRSEN = 0,
PWM Auto-Shutdown (PRSEN = 1,
PWM Direction Change ........................................... 148
PWM Direction Change at Near
PWM Output ............................................................ 138
Repeat Start Condition ............................................ 184
Reset, Watchdog Timer (WDT),
Slave Mode General Call Address
Slave Synchronization ............................................. 161
Slow Rise Time (MCLR Tied to V
SPI Mode (Master Mode) ......................................... 160
SPI Mode (Slave Mode with CKE = 0) ..................... 162
SPI Mode (Slave Mode with CKE = 1) ..................... 162
Stop Condition Receive or Transmit Mode .............. 188
Synchronous Transmission ..................................... 206
Synchronous Transmission (Through TXEN) .......... 207
Time-out Sequence on POR w/
Time-out Sequence on Power-up
Time-out Sequence on Power-up
Time-out Sequence on Power-up
2
2
2
2
2
2
2
2
2
C Bus Data ............................................................ 336
C Bus Start/Stop Bits ............................................ 336
C Master Mode (Transmission,
C Slave Mode (Transmission, 10-bit Address) ...... 173
C Slave Mode (Transmission, 7-bit Address) ........ 171
C Slave Mode with SEN = 0
C Slave Mode with SEN = 0
C Slave Mode with SEN = 1
C Slave Mode with SEN = 1
7 or 10-bit Address) ......................................... 186
(Reception, 10-bit Address) ............................. 172
(Reception, 7-bit Address) ............................... 170
(Reception, 10-bit Address) ............................. 177
(Reception, 7-bit Address) ............................... 176
Auto-Restart Disabled) .................................... 151
Auto-Restart Enabled) ..................................... 151
100% Duty Cycle ............................................. 148
Oscillator Start-up Timer (OST),
Power-up Timer (PWRT) ................................. 328
Sequence (7 or 10-bit Address Mode) ............. 178
V
PLL Enabled (MCLR Tied to V
(MCLR Not Tied to V
(MCLR Not Tied to V
(MCLR Tied to V
DD
Rise > T
2
2
C Bus Data ........................................ 338
C Bus Start/Stop Bits ........................ 338
PWRT
 2003 Microchip Technology Inc.
DD
) ............................................ 51
, V
DD
DD
DD
): Case 1 ....................... 50
): Case 2 ....................... 50
Rise T
DD
DD
,
PWRT
) ..................... 51
) .............. 50

Related parts for PIC18F4320-I/P