C8051F000DK-E Silicon Laboratories Inc, C8051F000DK-E Datasheet - Page 45

no-image

C8051F000DK-E

Manufacturer Part Number
C8051F000DK-E
Description
DEV KIT FOR C8051F000/F001/F002
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of C8051F000DK-E

Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
45
Bit7:
Bit6:
Bit5:
Bit4:
Bits3-2: ADSTM1-0: ADC Start of Conversion Mode Bits
Bit1:
Bit0:
C8051F000/1/2/5/6/7
C8051F010/1/2/5/6/7
ADCEN
R/W
Bit7
ADCEN: ADC Enable Bit
0: ADC Disabled. ADC is in low power shutdown.
1: ADC Enabled. ADC is active and ready for data conversions.
ADCTM: ADC Track Mode Bit
0: When the ADC is enabled, tracking is always done unless a conversion is in process
1: Tracking Defined by ADSTM1-0 bits
ADCINT: ADC Conversion Complete Interrupt Flag
(Must be cleared by software)
0: ADC has not completed a data conversion since the last time this flag was cleared
1: ADC has completed a data conversion
ADBUSY: ADC Busy Bit
Read
0: ADC Conversion complete or no valid data has been converted since a reset. The falling
1: ADC Busy converting data
Write
0: No effect
1: Starts ADC Conversion if ADSTM1-0 = 00b
00: ADC conversion started upon every write of 1 to ADBUSY
01: ADC conversions taken on every overflow of Timer 3
10: ADC conversion started upon every rising edge of CNVSTR
11: ADC conversions taken on every overflow of Timer 2
ADWINT: ADC Window Compare Interrupt Flag
(Must be cleared by software)
0: ADC Window Comparison Data match has not occurred
1: ADC Window Comparison Data match occurred
ADLJST: ADC Left Justify Data Bit
0: Data in ADC0H:ADC0L Registers is right justified
1: Data in ADC0H:ADC0L Registers is left justified
edge of ADBUSY generates an interrupt when enabled.
ADCTM
R/W
Bit6
ADSTM1-0:
00: Tracking starts with the write of 1 to ADBUSY and lasts for 3 SAR clocks
01: Tracking started by the overflow of Timer 3 and last for 3 SAR clocks
10: ADC tracks only when CNVSTR input is logic low
11: Tracking started by the overflow of Timer 2 and last for 3 SAR clocks
Figure 6.7. ADC0CN: ADC Control Register (C8051F01x)
ADCINT
R/W
Bit5
ADBUSY
R/W
Bit4
Rev. 1.7
ADSTM1
R/W
Bit3
ADSTM0
R/W
Bit2
ADWINT
R/W
Bit1
(bit addressable)
ADLJST
R/W
Bit0
0xE8
SFR Address:
Reset Value
00000000

Related parts for C8051F000DK-E