HYS72T128000HR-3S-B Qimonda, HYS72T128000HR-3S-B Datasheet - Page 25

MODULE DDR2 1GB 240-DIMM

HYS72T128000HR-3S-B

Manufacturer Part Number
HYS72T128000HR-3S-B
Description
MODULE DDR2 1GB 240-DIMM
Manufacturer
Qimonda
Datasheet

Specifications of HYS72T128000HR-3S-B

Memory Type
DDR2 SDRAM
Memory Size
1GB
Speed
333MHz
Package / Case
240-DIMM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
675-1028
1) For details and notes see the relevant Qimonda component data sheet
2)
3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down
4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS/ RDQS,
6) Inputs are not recognized as valid until
7) The output timing reference voltage level is
8) For each of the terms, if not already an integer, round to the next highest integer.
9) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode.
10) For timing definition, refer to the Component data sheet.
11) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate
12) MIN (
13) The
14) The Auto-Refresh command interval has be reduced to 3.9 µs when operating the DDR2 DRAM in a temperature range between 85 °C
15) 0 °C≤
16) 85 °C <
17) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device.
18) The
19) The maximum limit for the
20) Minimum
21) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In “standard active power-
22) WR must be programmed to fulfill the minimum requirement for the
Rev. 1.2, 2007-01
03292006-JXZQ-CG6T
Parameter
Exit Self-Refresh to Read command
Write recovery time for write with Auto-
Precharge
V
and then restarted through the specified initialization sequence before normal operation can continue.
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.
input reference level is the crosspoint when in differential strobe mode.
the WR parameter stored in the MR.
mis-match between DQS / DQS and associated DQ in any given cycle.
be greater than the minimum specification limits for
(
parameters are verified by design and characterization, but not subject to production test.
and 95 °C.
Compliant Products” on Page
performance (bus turnaround) degrades accordingly.
down mode” (MR, A12 = “0”) a fast power-down exit timing
power-down exit timing
up to the next integer value.
refers to the application clock period. WR refers to the WR parameter stored in the MRS.
t
HZ,
DDQ
t
t
t
HZ
RPST
RRD
t
= 1.8 V ± 0.1 V;
CL
T
,
CASE
,
T
t
RPST
), or begins driving (
timing parameter depends on the page size of the DRAM organization. See
t
CASE
t
CH
WTR
) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can
≤ 85 °C
and
≤ 95 °C
is two clocks when operating the DDR2-SDRAM at frequencies ≤ 200 ΜΗz.
t
LZ
,
t
V
RPRE
DD
t
XARDS
= 1.8 V ±0.1 V. See notes
t
parameters are referenced to a specific voltage level, which specify when the device output is no longer driving
WPST
t
t
DAL
LZ,
has to be satisfied.
t
parameter is not a device limit. The device operates with a greater value for this parameter, but system
4.
= WR + (
RPRE
).
V
t
HZ
REF
t
RP
and
V
stabilizes. During the period before
/
TT
t
CK
.
t
LZ
). For each of the terms, if not already an integer, round to the next highest integer.
transitions occur in the same access time windows as valid data transitions.These
Symbol
t
WR
XSRD
t
CL
5)6)7)8)
and
t
t
CH
XARD
).
25
can be used. In “low active power-down mode” (MR, A12 =”1”) a slow
t
WR
DDR2–400
200
t
Min.
WR
timing parameter, where
/
t
CK
V
t
REF
CK
HYS72T[64/128/256]xxxHR–[3S/3.7/5]–B
refers to the application clock period. WR refers to
Table 2 “Ordering Information for RoHS
stabilizes, CKE = 0.2 x
Max.
240-Pin Registered DDR2 SDRAM
WR
MIN
[cycles] =
V
DDQ
Unit
t
t
Internet Data Sheet
CK
CK
t
WR
is recognized as low.
(ns)/
t
Note
6)7)
22)
CK
(ns) rounded
1)2)3)4)5)
t
CK

Related parts for HYS72T128000HR-3S-B