DS2756E+ Maxim Integrated Products, DS2756E+ Datasheet - Page 25

IC FUEL GAUGE BATT 8TSSOP

DS2756E+

Manufacturer Part Number
DS2756E+
Description
IC FUEL GAUGE BATT 8TSSOP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS2756E+

Function
Fuel, Gas Gauge/Monitor
Battery Type
Lithium-Ion (Li-Ion), Lithium-Polymer (Li-Pol)
Voltage - Supply
3 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-TSSOP
Operating Supply Voltage
3 V to 5.5 V
Supply Current
75 uA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Charge Safety Timers
Yes
Mounting Style
SMD/SMT
Temperature Monitoring
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
I/O SIGNALING
The 1-Wire bus requires strict signaling protocols to ensure data integrity. The four protocols or signaling types
used are:
All signaling is initiated by the bus master. Except for the Presence Pulse, all falling edges are created by the bus
master. The initialization sequence required to begin communication with the DS2756 is shown in Figure 22. A
presence pulse following a reset pulse indicates the DS2756 is ready to accept a net address command. The bus
master transmits (Tx) a reset pulse for t
(Rx). The 1-Wire bus line is then pulled high by the pullup resistor. After detecting the rising edge on the DQ pin,
the DS2756 waits for t
Figure 22. 1-Wire Initialization Sequence
WRITE-TIME SLOTS
A write-time slot is initiated when the bus master pulls the 1-Wire bus from a logic-high (inactive) level to a logic-low
level. There are two types of write-time slots: write 1 and write 0. All write-time slots must be t
1s minimum recovery time, t
The bus master generates a write 1 time slot by pulling 1-Wire bus line low for t
must be pulled high within 15s in Standard mode or 2s in Overdrive mode after the start of the write-time slot.
The bus master generates a write 0 time slot by pulling 1-Wire bus line low and then holding it low for t
the end of the write-time slot.
The DS2756 samples the 1-Wire bus after the line falls, sampling occurs between 15s and 60s in Standard
mode and between 2s and 6s in Overdrive mode. If the line is high when sampled by the DS2756, a write 1
occurs, that is, the DS2756 accepts the bit value to be a 1. If the line is low when sampled, a write 0 occurs, that is,
the DS2756 accepts the bit value to be a 0. See Figure 23 for more information.
READ-TIME SLOTS
A read-time slot is initiated when the bus master pulls the 1-Wire bus line from a logic-high level to a logic-low level.
The bus master generated read-time slot results in a read 1 and read 0 depending on the data presented by the
DS2756. All read-time slots must be t
The bus master initiates a read-time slot by pulling the bus line low for at least 1s and then releasing it to allow the
DS2756 to present valid data. The DS2756 generates a read 0 by holding the line low. The line is held low for at
least the Read Data Valid time (t
allows it to be pulled high by the external pullup resistor some time after t
slot. A read 1 is generated by not holding the line low after the time slot is initiated by the master. The line is
allowing it to be pulled high as soon as it is released by the master. The bus master must sample the bus after
initializing the time slot and before t
as close to t
information.
DQ
1)
2)
3)
4)
RDV
as possible to allow for the rise time of the passive pullup 1-Wire bus. See Figure 23 for more
Initialization sequence (Reset Pulse followed by Presence Pulse)
Write 0
Write 1
Read Data
LINE TYPE LEGEND:
PDH
and then transmits the Presence Pulse for t
REC
t
RSTL
BUS MASTER ACTIVE LOW
BOTH BUS MASTER AND
DS2756 ACTIVE LOW
, between cycles.
RDV
RDV
) from the start of the read-time slot. The DS2756 releases the bus line and
SLOT
t
PDH
to read the data value transmitted by the DS2756. Sampling should occur
RSTL
in duration with a 1s minimum recovery time, t
. The bus master then releases the line and goes into receive mode
25 of 27
t
PDL
DS2756 ACTIVE LOW
RESISTOR PULLUP
PDL
t
RSTH
.
RDV
but before the end of the read-time
LOW1
and then releasing it. The bus
REC
, between cycles.
SLOT
in duration with a
LOW0
PACK
PACK
, or up to

Related parts for DS2756E+