CY7C1382C-167AC Cypress Semiconductor Corp, CY7C1382C-167AC Datasheet - Page 11

no-image

CY7C1382C-167AC

Manufacturer Part Number
CY7C1382C-167AC
Description
IC SRAM 18MBIT 167MHZ 100LQFP
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1382C-167AC

Format - Memory
RAM
Memory Type
SRAM - Synchronous
Memory Size
18M (512K x 36)
Speed
167MHz
Interface
Parallel
Voltage - Supply
3.135 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
428-1543

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1382C-167AC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Document #: 38-05237 Rev. *D
CY7C1382C:Pin Definitions
V
MODE
TDO
TDI
TMS
TCK
NC
DDQ
Name
4,11,20,27,54,
1,2,3,6,7,
14,16,25,
28,29,30,
51,52,53,
56,57,66,
75,78,79,
61,70,
38,39,
TQFP
95,96
77
31
-
-
-
-
J1,J7,M1,M7,
N2,L7,P1,P6,
A1,A7,F1,F7,
K6,L4,L2,L7,
J3,J5,K1,
T1,T4,U6
C1,C7,
D2,D4,
G6,H7,
R5,R7,
B1,B7,
D7,E1,
E6,H2,
F2,G1,
U1,U7
BGA
M6,
R1,
R3
U5
U3
U2
U4
(continued)
G10,H1,H3,H9
C1,C2,C10,D1
K11,L2,L1,M2,
N2,N10,N5,N7
C3,C9,D3,D9,
L9,M3,M9,N3,
,H10,J2,J11,
E1,E10,F1,
N11,P1,A1,
F3,F9,G3,
A5,B1,B4,
G9,J3,J9,
K3,K9,L3,
F10,G1,
E3,E9,
P2,R2
fBGA
,D10,
M11,
B11,
K2,
N9
R1
P7
P5
R5
R7
I/O Power Sup-
Synchronous
Synchronous
Synchronous
JTAG-Clock
JTAG serial
JTAG serial
JTAG serial
output
Input-
Static
input
input
I/O
ply
-
Power supply for the I/O circuitry.
Selects Burst Order. When tied to GND selects
linear burst sequence. When tied to V
floating selects interleaved burst sequence. This is
a strap pin and should remain static during device
operation. Mode Pin has an internal pull-up.
Serial data-out to the JTAG circuit. Delivers data
on the negative edge of TCK. If the JTAG feature is
not being utilized, this pin should be left uncon-
nected. This pin is not available on TQFP
packages.
Serial data-In to the JTAG circuit. Sampled on the
rising edge of TCK. If the JTAG feature is not being
utilized, this pin can be left floating or connected to
V
able on TQFP packages.
Serial data-In to the JTAG circuit. Sampled on the
rising edge of TCK. If the JTAG feature is not being
utilized, this pin can be disconnected or connected
to V
Clock input to the JTAG circuitry. If the JTAG
feature is not being utilized, this pin must be
connected to V
packages.
No Connects. Not internally connected to the die.
DD
DD
through a pull up resistor. This pin is not avail-
. This pin is not available on TQFP packages.
SS
. This pin is not available on TQFP
Description
CY7C1380C
CY7C1382C
Page 11 of 36
DD
or left

Related parts for CY7C1382C-167AC