C8051F964-A-GQ Silicon Labs, C8051F964-A-GQ Datasheet - Page 200

no-image

C8051F964-A-GQ

Manufacturer Part Number
C8051F964-A-GQ
Description
8-bit Microcontrollers - MCU 64KB DC-DC LCD AES
Manufacturer
Silicon Labs
Datasheet

Specifications of C8051F964-A-GQ

Rohs
yes
Core
8051
Processor Series
C8051
Data Bus Width
8 bit
Maximum Clock Frequency
24.5 MHz
Program Memory Size
64 KB
Data Ram Size
8 KB
On-chip Adc
Yes
Operating Supply Voltage
1.8 V to 3.8 V
Operating Temperature Range
- 40 C to + 85 C
Package / Case
QFP-80
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F964-A-GQ
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
Part Number:
C8051F964-A-GQR
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
C8051F96x
14.6.6. CTR Encryption using DMA
Normally, the AES block is used with the DMA. This provides the best performance and lowest power con-
sumption. Code examples are provided in 8051 compiler independent C code using the DMA. It is highly
recommended to use with the code examples. The steps are documented in the data sheet for complete-
ness.
200
Prepare encryption Key, counter, and data to be encrypted in xram.
Reset AES module by clearing bit 2 of AES0BCFG.
Disable the first four DMA channels by clearing bits 0 to 3 in the DMA0EN sfr.
Configure the first DMA channel for the AES0KIN sfr







Configure the second DMA channel for the AES0BIN sfr.







Configure the third DMA channel for the AES0XIN sfr.







* Configure the forth DMA channel for the AES0YOUT sfr







Clear first four DMA interrupts by clearing bits 0 to 3 in the DMA0INT sfr.
Enable first four DMA channels setting bits 0 to 3 in the DMA0EN sfr
Configure the AES Module data flow for XOR on output data by writing 0x02 to the AES0DCFG sfr.
Write key size to bits 1 and 0 of the AES0BCFG
Configure the AES core for encryption by setting the bit 2 of AES0BCFG
Initiate the encryption operation be setting bit 3 of AES0BCFG
Wait on the DMA interrupt from DMA channel 3
Disable the AES Module by clearing bit 2 of AES0BCFG
Select the first DMA channel by writing 0x00 to the DMA0SEL sfr
Configure the first DMA channel to move xram to AES0KIN sfr by writing 0x05 to the DMA0NCF sfr
Clear DMA0NMD to disable wrapping.
Write the xram location of encryption key to the DMA0NBAH and DMA0NBAL sfrs.
Write the key length in bytes to DMA0NSZL sfr
Clear the DMA0NSZH sfr
Clear the DMA0NAOH and DMA0NAOL sfrs
Select the second DMA channel by writing 0x01 to the DMA0SEL sfr.
Configure the second DMA channel to move xram to AES0BIN sfr by writing 0x06 to the DMA0NCF sfr.
Clear DMA0NMD to disable wrapping.
Write the xram address of the data to be encrypted to the DMA0NBAH and DMA0NBAL sfrs.
Write 16 DMA0NSZL sfr fro one block of 16 bytes.
Clear the DMA0NSZH sfr
Clear the DMA0NAOH and DMA0NAOL sfrs.
Select the third DMA channel by writing 0x02 to the DMA0SEL sfr.
Configure the third DMA channel to move xram to AES0XIN sfr by writing 0x07 to the DMA0NCF sfr.
Clear DMA0NMD to disable wrapping.
Write the xram address of counter to the DMA0NBAH and DMA0NBAL sfrs.
Write 16 DMA0NSZL sfr fro one block of 16 bytes.
Clear the DMA0NSZH sfr
Clear the DMA0NAOH and DMA0NAOL sfrs.
Select the forth channel by writing 0x03 to the DMA0SEL sfr
Configure the forth DMA channel to move the contents of the AES0YOUT sfr to xram by writing 0x08 to the
DMA0NCF sfr
Enable transfer complete interrupt by setting bit 7 of DMA0NCF sfr
Clear DMA0NMD to disable wrapping
Write 16 DMA0NSZL sfr fro one block of 16 bytes.
Clear the DMA0NSZH sfr
Clear the DMA0NAOH and DMA0NAOL sfrs.
Rev. 0.5

Related parts for C8051F964-A-GQ