ISPLSI2096VL-100LT128 Lattice Semiconductor, ISPLSI2096VL-100LT128 Datasheet - Page 7

no-image

ISPLSI2096VL-100LT128

Manufacturer Part Number
ISPLSI2096VL-100LT128
Description
2.5V In-System Programmable SuperFAST High Density PLD
Manufacturer
Lattice Semiconductor
Datasheet
Note: Calculations are based on timing specifications for the ispLSI 2096VL-165L.
Y0,1,2
GOE 0
ispLSI 2096VL Timing Model
Ded. In
I/O Pin
Reset
Derivations of
(Input)
t
t
t
su
h
co
3.5ns
3.0ns
9.0ns
I/O Delay
#21
#20
=
=
=
=
=
=
=
=
=
=
=
=
I/O Cell
t
su,
Logic + Reg su - Clock (min)
(
(#20 + #22 + #26) + (#29) - (#20 + #22 + #35)
(0.5 + 1.1 + 3.4) + (1.2) - (0.5 + 1.1 + 1.1)
Clock (max) + Reg h - Logic
(
(#20 + #22 + #35) + (#30) - (#20 + #22 + #26)
(0.5 + 1.1 + 4.1) + (2.3) - (0.5 + 1.1 + 3.4)
Clock (max) + Reg co + Output
(
(#20 + #22 + #35) + (#31) + (#36 + #38)
(0.5 + 1.1 + 4.1) + (0.3) + (1.4 + 1.6)
t
t
t
io +
io +
io +
t
h and
t
t
t
grp +
grp +
grp +
t
t
t
co from the Product Term Clock
t
20ptxor) + (
ptck(max)) + (
ptck(max)) + (
#45
#43, 44
#42
GRP
GRP
#22
t
gsu) - (
t
t
gh) - (
gco) + (
t
io +
t
Reg 4 PT Bypass
io +
#33, 34,
t
XOR Delays
Control
PTs
Feedback
#25, 26, 27
orp +
t
20 PT
35
grp +
t
#24
grp +
Comb 4 PT Bypass #23
7
t
OE
RE
CK
ob)
t
ptck(min))
Specifications ispLSI 2096VL
t
20ptxor)
GLB
GLB Reg Bypass
D
RST
Table 2-0042/2096VL
GLB Reg
Delay
#28
#29, 30,
31, 32
Q
ORP Bypass
Delay
ORP
ORP
#36
#37
#40, 41
0491/2032
#38,
39
I/O Cell
(Output)
I/O Pin

Related parts for ISPLSI2096VL-100LT128