MT32LD3264A MICRON [Micron Technology], MT32LD3264A Datasheet - Page 7

no-image

MT32LD3264A

Manufacturer Part Number
MT32LD3264A
Description
DRAM MODULE
Manufacturer
MICRON [Micron Technology]
Datasheet
SPD CLOCK AND DATA CONVENTIONS
SCL LOW. SDA state changes during SCL HIGH are
reserved for indicating start and stop conditions
(Figures 1 and 2).
SPD START CONDITION
which is a HIGH-to-LOW transition of SDA when SCL
is HIGH. The SPD device continuously monitors the
SDA and SCL lines for the start condition and will not
respond to any command until this condition has
been met.
SPD STOP CONDITION
dition, which is a LOW-to-HIGH transition of SDA
when SCL is HIGH. The stop condition is also used to
place the SPD device into standby power mode.
8, 16, 32 Meg x 64 Nonbuffered DRAM DIMMs
DM78.p65 – Rev. 2/99
SDA
SCL
Data states on the SDA line can change only during
All commands are preceded by the start condition,
All communications are terminated by a stop con-
SCL from Master
Data Output
from Transmitter
Data Output
from Receiver
DATA STABLE
Data Validity
Figure 1
DATA
CHANGE
Acknowledge Response From Receiver
DATA STABLE
Figure 3
7
SPD ACKNOWLEDGE
indicate successful data transfers. The transmitting
device, either master or slave, will release the bus after
transmitting eight bits. During the ninth clock cycle,
the receiver will pull the SDA line LOW to acknowledge
that it received the eight bits of data (Figure 3).
knowledge after recognition of a start condition and
its slave address. If both the device and a write opera-
tion have been selected, the SPD device will respond
with an acknowledge after the receipt of each subse-
quent eight-bit word. In the read mode the SPD device
will transmit eight bits of data, release the SDA line and
monitor the line for an acknowledge. If an acknowl-
edge is detected and no stop condition is generated by
the master, the slave will continue to transmit data.
If an acknowledge is not detected, the slave will termi-
nate further data transmissions and await the stop
condition to return to standby power mode.
SDA
SCL
Acknowledge is a software convention used to
The SPD device will always respond with an ac-
NONBUFFERED DRAM DIMMs
Definition of Start and Stop
Micron Technology, Inc., reserves the right to change products or specifications without notice.
START
BIT
8
Figure 2
8, 16, 32 MEG x 64
Acknowledge
9
©1999, Micron Technology, Inc.
STOP
BIT

Related parts for MT32LD3264A