AD5410ACPZ AD [Analog Devices], AD5410ACPZ Datasheet - Page 7

no-image

AD5410ACPZ

Manufacturer Part Number
AD5410ACPZ
Description
Single Channel, 16-Bit, Serial Input, Current Source DAC
Manufacturer
AD [Analog Devices]
Datasheet
Preliminary Technical Data
TIMING CHARACTERISTICS
AV
all specifications T
Table 4.
Parameter
Write Mode
Readback Mode
Daisychain Mode
1
2
3
4
5
Maximum supply for the AD5410/AD5420AREZ is 40V, Maximum supply for the AD5410/AD5420ACPZ is 60V
Guaranteed by characterization. Not production tested.
All input signals are specified with t
See Figure 2, Figure 3, and Figure 4.
C
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
1
2
3
4
5
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
L SDO
DD
= Capacitive load on SDO output.
= 10.8V to 40V/60V
2, 3, 4
MIN
to T
Limit at T
33
13
13
13
40
5
5
5
40
20
5
82
33
33
13
40
5
5
40
40
82
33
33
13
40
5
5
40
40
33
1
MAX
, AGND = DGND = 0 V, REFIN= +5 V external; DV
, 0 to 24 mA range unless otherwise noted.
R
= t
MIN
F
= 5 ns (10% to 90% of DV
, T
MAX
Unit
ns min
ns min
ns min
ns min
ns min
µs min
ns min
ns min
ns min
ns min
µs max
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns max
ns max
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns max
CC
) and timed from a voltage level of 1.2 V.
Rev. PrE | Page 7 of 30
Description
SCLK cycle time
SCLK low time
SCLK high time
LATCH delay time
LATCH high time
LATCH high time (After a write to the CONTROL register)
Data setup time
Data hold time
LATCH low time
CLEAR pulsewidth
CLEAR activation time
SCLK cycle time
SCLK low time
SCLK high time
LATCH delay time
LATCH high time
Data setup time
Data hold time
LATCH low time
Serial output delay time (C
LATCH rising edge to SDO tri-state
SCLK cycle time
SCLK low time
SCLK high time
LATCH delay time
LATCH high time
Data setup time
Data hold time
LATCH low time
Serial output delay time (C
CC
= 2.7 V to 5.5 V, R
L SDO
L SDO
5
5
= 15pF)
= 15pF)
L
= 300Ω, H
AD5410/AD5420
L
= 50mH;

Related parts for AD5410ACPZ