mt9072av2 Zarlink Semiconductor, mt9072av2 Datasheet - Page 84

no-image

mt9072av2

Manufacturer Part Number
mt9072av2
Description
Octal T1/e1/j1 Framer
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9072AV2
Manufacturer:
TRIQUINT
Quantity:
56
Part Number:
MT9072AV2
Manufacturer:
ZARLINK
Quantity:
20 000
12.2
T1.403 defines SF mode line loopback activate and deactivate codes. These codes are either a framed or
unframed repeating bit sequence of 00001 for activation or 001 for deactivation. The standard goes on to say that
these codes will persist for five seconds or more before the loopback action is taken. The MT9072 will detect both
framed and unframed line activate and de-activate codes even in the presence of a BER of 3 x 10
Disable Detect - LLDD - in the Alarm Status Word (Y10) will be asserted when a repeating 001 pattern (either
framed or unframed) has persisted for 48 milliseconds. Line Loopback Enable Detect LLED in the Alarm Status
Word will be asserted when a repeating 00001 pattern (either framed or unframed) has persisted for 48
milliseconds.
Other loopup and loopdown codes can be selected by writing to Transmit Loop Activate and Loop Deactivate Code
registers(Y0D and Y0E).
The selection of the expected received loopup and loopdown code is done by writing to registers Receive Loopup
Code and Receive Loop Deactivate Code Match registers(Y0F and YF0).
Interrupt status bits LLEDI and LLDDI will be set upon detection of inband loopup or loopdown codes respectively.
Maskable interrupts can be generated by disabling the mask bits in Receive line status and Timer mask (Y45 bit 5).
Register
Address
Register
Address
Y90-YAF
Y0D
Y0E
Y0F
YF0
Y02
Y05
Y10
Y05
904
T1 In Band Loopback Codes
Transmit Alarm Control
Loopback Control
Transmit Loop Activate
Code
Transmit Loop Deactivate
Code
Receive Loop Activate
Code Match
Receive Loop Deactivate
Code Match
Synchronization and
Alarm Status
Framer Loopback Global Register
Register
Per Channel Control
Loopback Control
Table 39 - Registers Related to In Band Loopbacks (T1)
Register
Table 38 - Registers Related to Loopbacks (T1)
If the SO bit is set, there will be framed loop codes, otherwise they will be
unframed.
Setting TLU or TLD will cause the transmitter to start sending the
appropriate loopup and loopdown code.
This register contains the loop activate code which will be sent on the Tx
PCM stream when TLU is set. It also contains 2 bits for code length.
This register contains the loop deactivate code which will be sent on the
Tx PCM stream when TLD is set. It also contains 2 bits for code length.
This register contains the loop activate code which will cause an interrupt
if received on the RX PCM stream. It also contains 2 bits for code length.
This register contains the loop deactivate code which we are looking for
on the RX PCM stream. It also contains 2 bits for code length.
LLED and LLDD will be high when their respective loop codes are
detected in the match registers.
Zarlink Semiconductor Inc.
MT9072
This register contains the loopbacks within the framer.
RTSL and LTSL are per channel loopbacks.
This register contains framer to framer loopbacks.
84
Description
Description
-3
. Line Loopback
Data Sheet

Related parts for mt9072av2