cy8c26233-24sxit Cypress Semiconductor Corporation., cy8c26233-24sxit Datasheet - Page 57

no-image

cy8c26233-24sxit

Manufacturer Part Number
cy8c26233-24sxit
Description
8-bit Programmable System-on-chip Psoc? Microcontrollers
Manufacturer
Cypress Semiconductor Corporation.
Datasheet
9.3.4
Table 56:
Digital Communications Type A 04 Control Register 0
Digital Communications Type A 05 Control Register 0
Digital Communications Type A Block 06 Control Register 0
Digital Communications Type A Block 07 Control Register 0
September 5, 2002
Bit 7 : Reserved
Bit 6 : Reserved
Bit 5 : TX Complete
0 = Indicates that if a transmission has been initiated, it is still in progress
1 = Indicates that the current transmission is complete (including framing bits)
Optional interrupt source for TX UART. Reset when this register is read.
Bit 4 : TX Reg Empty
0 = Indicates TX Data register is not available to accept another byte (writing to register will cause data to be lost)
1 = Indicates TX Data register is available to accept another byte
Note that the interrupt does not occur until at least 1 byte has been previously written to the TX Data Register
Default interrupt source for TX UART. Reset when the TX Data Register (Data Register 1) is written.
Bit 3 : Reserved
Bit 2 : Parity Type
0 = Even
1 = Odd
Bit 1 : Parity Enable
0 = Parity Disabled
1 = Parity Enabled
Bit 0 : Enable
0 = Function Disabled
1 = Function Enabled
Bit Name
Read/
Write
Bit #
POR
Digital Communications Type A Block xx Control Register 0 When Used as UART Trans-
mitter
Digital Communications Type A Block xx Control Register 0...
Reserved
--
7
0
Reserved
--
6
0
Document #: 38-12010 CY Rev. ** CMS Rev. 3.20
TX Complete
R
5
0
TX Reg
Empty
R
4
0
(DCA04CR0, Address = Bank 0, 33h)
(DCA05CR0, Address = Bank 0, 37h)
(DCA06CR0, Address = Bank 0, 3Bh)
(DCA07CR0, Address = Bank 0, 3Fh)
Reserved
--
3
0
Parity Type
RW
2
0
Enable
Parity
RW
Digital PSoC Blocks
1
0
Enable
RW
0
0
57

Related parts for cy8c26233-24sxit