CS8405A Cirrus Logic, CS8405A Datasheet - Page 29

no-image

CS8405A

Manufacturer Part Number
CS8405A
Description
96 KHZ DIGITAL AUDIO INTERFACE TRANSMITTER
Manufacturer
Cirrus Logic
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS8405A-CS
Manufacturer:
SILICOM
Quantity:
89
Part Number:
CS8405A-CS
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS8405A-CSEP
Manufacturer:
CRYSTAL
Quantity:
130
Part Number:
CS8405A-CSEP
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS8405A-CSZ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS8405A-CZ
Manufacturer:
CS
Quantity:
20 000
Company:
Part Number:
CS8405A-CZ
Quantity:
231
Part Number:
CS8405A-CZEP
Manufacturer:
CRYSTAL
Quantity:
20 000
Part Number:
CS8405A-CZR
Manufacturer:
EPSON
Quantity:
300
Company:
Part Number:
CS8405A-CZZ
Quantity:
1 000
DS469PP4
CEN
V
U
AUDIO
OMCK
H/S
TXN
TXP
ORIG
16
17
18
19
21
24
25
26
28
C Bit Enable (Input) - Determines how the channel status data bits are input. When CEN is low, hard-
ware mode A is selected, where the COPY/C, ORIG, EMPH and AUDIO pins are used to enter selected
channel status data. When CEN is high, hardware mode B is selected, where the COPY/C pin is used to
enter serial channel status data.
Validity Bit (Input) - In hardware modes A and B, the V pin input determines the state of the validity bit
in the outgoing AES3 transmitted data. This pin is sampled on both edges of the ILRCK.
User Data Bit (Input) - In hardware modes A and B, the U pin input determines the state of the user
data bit in the outgoing AES3 transmitted data. This pin is sampled on both edges of the ILRCK.
Audio Channel Status Bit (Input) - In hardware mode A (CEN = 0), the AUDIO pin determines the state
of the audio/non audio Channel Status bit in the outgoing AES3 data stream.
Master Clock (Input) - The frequency must be only 256x the sample rate.
Hardware/Software Control Mode Select (Input) -Determines the method of controlling the operation
of the CS8405A, and the method of accessing CS and U data. In software mode, device control and CS
and U data access is primarily through the control port, using a microcontroller. Hardware mode pro-
vides an alternate mode of operation, and access to CS and U data is provided by dedicated pins. This
pin should be permanently tied to VL+ or DGND.
Differential Line Drivers (Output) - Transmitting AES3 data. The drivers are pulled low while the
CS8405A is in the reset state.
ORIG Channel Status Bit Control (Input) - In hardware mode A (CEN = 0), the ORIG and COPY/C
pins determine the state of the Copyright, Pro, and L Channel Status bits in the outgoing AES3 data
stream, see Table 2.
CS8405A
29

Related parts for CS8405A