SC28L194A1BE,551 NXP Semiconductors, SC28L194A1BE,551 Datasheet - Page 4

IC UART QUAD W/FIFO 80-LQFP

SC28L194A1BE,551

Manufacturer Part Number
SC28L194A1BE,551
Description
IC UART QUAD W/FIFO 80-LQFP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC28L194A1BE,551

Features
False-start Bit Detection
Number Of Channels
4, QUART
Fifo's
16 Byte
Voltage - Supply
3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Package / Case
80-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935262730551
SC28L194A1BE-S
SC28L194A1BE-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC28L194A1BE,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
1. Many output pins will have very fast edges, especially when lightly loaded (less than 20 pf). These edges may move as fast as 1 to 3 ns fall
1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and
2. For operating at elevated temperatures, the device must be derated based on +150 C maximum junction temperature.
3. Parameters are valid over specified temperature range. See Ordering Information table for applicable temperature range and operating
4. This product includes circuitry specifically designed for the protewction of its internal devices from damaging effects of excessive static
Philips Semiconductors
Pin Description
NOTE:
ABSOLUTE MAXIMUM RATINGS
NOTES:
2006 Aug 15
SClk
CEN
A(7:0)
D(7:0)
W_RN
DACKN
IRQN
IACKN
TD(a-d)
RD(a-d)
I/O0(a-d)
I/O1(a-d)
I/O2(a-d)
I/O3(a-d)
Gin(1:0)
Gout(1:0)
RESETN
X1/CCLK
X2
Power Supplies
Quad UART for 3.3 V and 5 V supply voltage
or rise time. The user must be aware of the possible generation of ringing and reflections on improperly terminated interconnections. See
previous note on Sclk noise under pin assignments.
the functional operation of the device at these or any other conditions above those indicated in the Operation Section of this specification is
not implied.
supply range.
charge.
MNEMONIC
SYMBOL
T
V
V
T
PD
PD
amb
stg
CC
SS
Operating ambient temperature range
Storage temperature range
Voltage from V
Voltage from any pin to V
Package Power Dissipation (PLCC)
Package Power Dissipation (LQFP)
Derating factor above 25 C (PLCC package)
Derating factor above 25 C (LQFP package)
TYPE
I/O
I/O
I/O
I/O
I/O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
Host system clock. Used to time operations in the Host Interface and clock internal logic. Must be greater than
twice the frequency of highest X1, Counter/Timer, TxC (1x) or RxC (1x) input frequency.
Chip select: Active low. When asserted, allows I/O access to QUART registers by host CPU. W_RN signal
indicates direction. (Must not be active in IACKN cycle)
Address lines (A[6] is NOT used. See “Host Interface” )
8-bit bi-directional data bus. Carries command and status information between 28L194 and the host CPU.
Used to convey parallel data for serial I/O between the host CPU and the 28L194
Write Read not control: When high indicates that the host CPU will write to a 28L194 register or transmit FIFO.
When low, indicates a read cycle. 0 = Read; 1 = Write
Data Acknowledge: Active low. When asserted, it signals that the last transfer of the D lines is complete.
Open drain requires a pull-up device.
Interrupt Request: Active low. When asserted, indicates that the 28L194 requires service for pending
interrupt(s). Open drain requires a pull-up device.
Interrupt Acknowledge: Active low. When asserted, indicates that the host CPU has initiated an interrupt
acknowledge cycle. (Do not use CEN in an IACKN cycle)
Transmit Data: Serial outputs from the 4 UARTs.
Receive Data: Serial inputs to the 4 UARTs
Input/Output 0: Multi-use input or output pin for the UART.
Input/Output 1: Multi-use input or output pin for the UART.
Input/Output 2: Multi-use input or output pin for the UART.
Input/Output 3: Multi-use input or output pin for the UART.
Global general purpose inputs, available to any/all channels.
Global general purpose outputs, available from any channel.
Master reset: Active Low. Must be asserted at power up and may be asserted at other times to reset and
restart the system. See “Reset Conditions” at end of register map. Minimum width 10 SCLK.
Crystal 1 or Communication Clock: This pin may be connected to one side of a 2-8 MHz crystal. It may
alternatively be driven by an external clock in this frequency range. Standard frequency = 3.6864 MHz
Crystal 2: If a crystal is used, this is the connection to the second terminal. If a clock signal drives X1, this pin
must be left unconnected.
16 pins total 8 pins for Vss, 8 pins for Vcc
DD
to V
1
SS
PARAMETER
4
SS
2
4
DESCRIPTION
-0.5 to V
See Note 3
-65 to +150
-0.5 to +7.0
RATING
2.87
23
16
2
CC
+ 0.5
SC28L194
Product data sheet
mW/ C
mW/ C
UNIT
W
W
V
V
C
C

Related parts for SC28L194A1BE,551