70V9099L12PF IDT, Integrated Device Technology Inc, 70V9099L12PF Datasheet - Page 8

70V9099L12PF

Manufacturer Part Number
70V9099L12PF
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of 70V9099L12PF

Density
1Mb
Access Time (max)
25ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
50MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
34b
Package Type
TQFP
Operating Temp Range
0C to 70C
Number Of Ports
2
Supply Current
200mA
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Word Size
8b
Number Of Words
128K
Lead Free Status / Rohs Status
Not Compliant
AC Electrical Characteristics Over the Operating Temperature Range
(Read and Write Cycle Timing)
NOTES:
1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). This parameter is guaranteed
2. The Pipelined output parameters (t
3. All input signals are synchronous with respect to the clock except for the asynchronous Output Enable (OE), FT/PIPE
Port-to-Port Delay
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
CYC1
CYC2
CH1
CL1
CH2
CL2
R
F
SA
HA
SC
HC
SW
HW
SD
HD
SAD
HAD
SCN
HCN
SRST
HRST
OE
OLZ
OHZ
CD1
CD2
DC
CKHZ
CKLZ
CWDD
CCS
IDT70V9199/099L
High-Speed 3.3V 128K x9/x8 Dual-Port Synchronous Pipelined Static RAM
characterization, but is not production tested.
when FT/PIPE = V
Symbol
Clock Cycle Time (Flow-Through)
Clock Cycle Time (Pipelined)
Clock High Time (Flow-Through)
Clock Low Time (Flow-Through)
Clock High Time (Pipelined)
Clock Low Time (Pipelined)
Clock Rise Time
Clock Fall Time
Chip Enable Setup Time
Chip Enable Hold Time
R/W Setup Time
R/W Hold Time
Input Data Setup Time
Input Data Hold Time
Output Enable to Data Valid
Output Enable to Output Low-Z
Output Enable to Output High-Z
Clock to Data Valid (Flow-Through)
Clock to Data Valid (Pipelined)
Data Output Hold After Clock High
Clock High to Output High-Z
Clock High to Output Low-Z
Clock-to-Clock Setup Time
Address Setup Time
Address Hold Time
ADS Setup Time
ADS Hold Time
CNTEN Setup Time
CNTEN Hold Time
CNTRST Setup Time
CNTRST Hold Time
Write Port Clock High to Read Data Delay
IL
for that port.
CYC2
, t
CD2
) apply to either or both the Left and Right ports when FT/PIPE = V
(1)
(2)
(1)
(2)
(2)
(1)
(2)
(1)
(2)
(2)
(2)
Parameter
(2)
(3)
(V
DD
6.42
8
= 3.3V ± 0.3V)
Industrial and Commercial Temperature Ranges
70V9199/099L9
Min.
____
____
____
____
____
____
____
25
15
12
12
Com'l & Ind
6
6
4
4
4
4
4
4
4
2
2
2
2
1
1
1
1
1
1
1
1
IH
. Flow-through parameters (t
Max.
R
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
20
35
15
, and FT/PIPE
3
3
9
7
9
9
70V9199/099L12
Min.
____
____
____
____
____
____
____
30
20
12
12
Com'l Only
8
8
4
4
4
4
4
4
4
2
2
2
2
1
1
1
1
1
1
1
1
L
.
CYC1
Max.
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
12
25
12
40
15
3
3
7
9
, t
CD1
by device
4859 tbl 11
) apply
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for 70V9099L12PF