W39V040FAP Winbond Electronics, W39V040FAP Datasheet - Page 8

no-image

W39V040FAP

Manufacturer Part Number
W39V040FAP
Description
Manufacturer
Winbond Electronics
Datasheet

Specifications of W39V040FAP

Density
4Mb
Access Time (max)
150ns
Interface Type
Parallel/Serial
Boot Type
Top
Address Bus
4/11Bit
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
0C to 70C
Package Type
PLCC
Program/erase Volt (typ)
3.3V
Sync/async
Async/Sync
Operating Temperature Classification
Commercial
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
512K
Supply Current
20mA
Mounting
Surface Mount
Pin Count
32
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W39V040FAP
Manufacturer:
WINBOND
Quantity:
5 380
Part Number:
W39V040FAP
Manufacturer:
WINBOND
Quantity:
5 380
Part Number:
W39V040FAP
Manufacturer:
WINBOND
Quantity:
10 000
Part Number:
W39V040FAP
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W39V040FAP
Quantity:
1 142
Company:
Part Number:
W39V040FAP
Quantity:
1 142
Part Number:
W39V040FAPZ
Quantity:
5 800
Part Number:
W39V040FAPZ
Quantity:
5 800
Part Number:
W39V040FAPZ
Manufacturer:
TI
Quantity:
13 664
Part Number:
W39V040FAPZ
Manufacturer:
Winbond Electronics
Quantity:
10 000
Part Number:
W39V040FAPZ
Manufacturer:
WID
Quantity:
20 000
Company:
Part Number:
W39V040FAPZ
Quantity:
68
Company:
Part Number:
W39V040FAPZ
Quantity:
68
Company:
Part Number:
W39V040FAPZ
Quantity:
220
6.8 Hardware Data Protection
The integrity of the data stored in the W39V040FA is also hardware protected in the following ways:
(1) Noise/Glitch Protection: A #WE pulse of less than 15 nS in duration will not initiate a write cycle.
(2) V
(3) Write Inhibit Mode: Forcing #OE low or #WE high will inhibit the write operation. This prevents
(4) V
6.9 Data Polling (DQ
The W39V040FA includes a data polling feature to indicate the end of a program or erase cycle.
When the W39V040FA is in the internal program or erase cycle, any attempts to read DQ
byte loaded will receive the complement of the true data. Once the program or erase cycle is
completed, DQ
and when erase cycle has been completed it becomes logical "1" or true data.
6.10 Toggle Bit (DQ
In addition to data polling, the W39V040FA provides another method for determining the end of a
program cycle. During the internal program or erase cycle, any consecutive attempts to read DQ
produce alternating 0's and 1's. When the program or erase cycle is completed, this toggling between
0's and 1's will stop. The device is then ready for the next operation.
6.11 Register
There are three kinds of registers on this device, the General Purpose Input Registers, the Block Lock
Control Registers and Product Identification Registers. Users can access these registers through
respective address in the 4Gbytes memory map. There are detail descriptions in the sections below.
6.11.1 General Purpose Inputs Register
This register reads the FGPI[4:0] pins on the W39V040FA.This is a pass-through register which can
read via memory address FFBC0100(hex). Since it is pass-through register, there is no default value.
GPI Register Table
less than 1.5V typical.
inadvertent writes during power-up or power-down periods.
5 mS before any write (erase/program) operation.
DD
DD
7 − 5
Power Up/Down Detection: The programming and read operation are inhibited when V
BIT
power-on delay: When V
4
3
2
1
0
7
will show the true data. Note that DQ
Reserved
Read FGPI4 pin status
Read FGPI3 pin status
Read FGPI2 pin status
Read FGPI1 pin status
Read FGPI0 pin status
6
)- Write Status Detection
7
)- Write Status Detection
FUNCTION
DD
has reached its sense level, the device will automatically time-out
- 8 -
7
will show logical "0" during the erase cycle,
W39V040FA
7
of the last
DD
6
will
is

Related parts for W39V040FAP