MT48LC2M32B2TG-6 Micron Technology Inc, MT48LC2M32B2TG-6 Datasheet - Page 20

no-image

MT48LC2M32B2TG-6

Manufacturer Part Number
MT48LC2M32B2TG-6
Description
Manufacturer
Micron Technology Inc
Type
SDRAMr
Datasheet

Specifications of MT48LC2M32B2TG-6

Organization
2Mx32
Density
64Mb
Address Bus
13b
Access Time (max)
17/7.5/5.5ns
Maximum Clock Rate
166MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
180mA
Pin Count
86
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48LC2M32B2TG-6
Manufacturer:
MICRON
Quantity:
10
Part Number:
MT48LC2M32B2TG-6
Manufacturer:
MICRON
Quantity:
5
Part Number:
MT48LC2M32B2TG-6
Manufacturer:
MICRONAS
Quantity:
20 000
Company:
Part Number:
MT48LC2M32B2TG-6:D
Quantity:
196
Part Number:
MT48LC2M32B2TG-6:G
Quantity:
27
Part Number:
MT48LC2M32B2TG-6:G
Manufacturer:
MT
Quantity:
20 000
Part Number:
MT48LC2M32B2TG-6D
Manufacturer:
MT
Quantity:
20
Part Number:
MT48LC2M32B2TG-6D
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
MT48LC2M32B2TG-6G
Manufacturer:
LT
Quantity:
4 330
Part Number:
MT48LC2M32B2TG-6G
Manufacturer:
MT
Quantity:
1 000
Part Number:
MT48LC2M32B2TG-6G
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
MT48LC2M32B2TG-6IT
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
MT48LC2M32B2TG-6��G
Manufacturer:
MT
Quantity:
1 000
Figure 6:
Figure 7:
READs
PDF: 09005aef811ce1fe/Source: 09005aef811ce1d5
64MSDRAMx32_2.fm - Rev. J 12/08 EN
Activating a Specific Row in a Specific Bank
Example: Meeting
Notes:
COMMAND
1.
2.
READ bursts are initiated with a READ command, as shown in Figure 8 on page 21.
The starting column and bank addresses are provided with the READ command, and
auto precharge either is enabled or disabled for that burst access. If auto precharge is
enabled, the row being accessed is precharged at the completion of the burst. For the
generic READ commands used in the following illustrations, auto precharge is disabled.
During READ bursts, the valid data-out element from the starting column address will
be available following the CAS latency after the READ command. Each subsequent data-
out element will be valid by the next positive clock edge. Figure 9 on page 22 shows
general timing for each possible CAS latency setting.
BA0, BA1
A0–A10
t
t
RAS#
CAS#
RCD (MIN) = 20ns,
RCD (MIN) x
WE#
CKE
CLK
CLK
CS#
t
RCD (MIN) when 2 <
HIGH
ACTIVE
T0
t
CK where x = number of clocks for equation to be true.
t CK
t
CK = 8ns.
t
t RCD (MIN) +0.5 t CK
NOP
RCD (MIN)
ADDRESS
ADDRESS
T1
BANK
ROW
20
t CK
t
DON´T CARE
RCD (MIN)/
NOP
Micron Technology, Inc., reserves the right to change products or specifications without notice.
T2
t CK
t
CK - 3
READ or
DON’T CARE
WRITE
T3
©2001 Micron Technology, Inc. All rights reserved.
64Mb: x32 SDRAM
Commands

Related parts for MT48LC2M32B2TG-6