STE10/100A STMicroelectronics, STE10/100A Datasheet - Page 67

no-image

STE10/100A

Manufacturer Part Number
STE10/100A
Description
IC CTRLR PCI ETHERNET 128-PQFP
Manufacturer
STMicroelectronics
Datasheet

Specifications of STE10/100A

Controller Type
Ethernet Controller, 10Base-T
Interface
PCI
Voltage - Supply
3.14 V ~ 3.46 V
Current - Supply
130mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
128-MQFP, 128-PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-3663

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STE10/100A
Manufacturer:
ST
Quantity:
5 510
Part Number:
STE10/100A
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STE10/100A
Manufacturer:
ST
0
Part Number:
STE10/100A B2
Manufacturer:
ST
0
Part Number:
STE10/100A-B2
Manufacturer:
ST
0
Part Number:
STE10/100AB2
Manufacturer:
ST
0
STE10/100A
Table 12.
RDES1
RDES2
RDES3
31~26
23~22
21~11
10~ 0
31~0
31~0
Bit#
25
24
9
8
7
6
5
4
3
2
1
0
reserved Default = 0
Receive descriptor description (continued)
Name
RBS2
RBS1
RBA1
RBA2
RCH
RER
RW
CS
DB
CE
OF
FS
LS
TL
FT
---
---
First descriptor
Last descriptor
Packet too long (packet length > 1518 bytes). This bit is valid only in a
frame’s last descriptor.
Late collision. Set when collision is active after 64 bytes. This bit is valid only
in a frame’s last descriptor
Frame type. This bit is valid only in a frame’s last descriptor.
0: 802.3 type
1: Ethernet type
Receive watchdog (refer to CSR15, bit 4). This bit is valid only in a frame’s
last descriptor.
Dribble bit. This bit is valid only in a frame’s last descriptor
1: Packet length is not integer multiple of 8-bit
1: CRC error. This bit is valid only in a frame’s last descriptor
1: Overflow. This bit is valid only in a frame’s last descriptor
Reserved
Receive end of ring. Indicates this descriptor is last, return to base address
of descriptor
Second address chain
Used for chain structure, indicating the buffer 2 address is the next descriptor
address. Ring mode takes precedence over chained mode
Reserved
Buffer 2 size (DW boundary)
Buffer 1 size (DW boundary)
Receive buffer address 1. This buffer address should be double word
aligned.
Receive buffer address 2. This buffer address should be double word
aligned.
Description
Registers and descriptors description
67/82

Related parts for STE10/100A