EP2S60F672I4N Altera, EP2S60F672I4N Datasheet - Page 45

IC STRATIX II FPGA 60K 672-FBGA

EP2S60F672I4N

Manufacturer Part Number
EP2S60F672I4N
Description
IC STRATIX II FPGA 60K 672-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S60F672I4N

Number Of Logic Elements/cells
60440
Number Of Labs/clbs
3022
Total Ram Bits
2544192
Number Of I /o
492
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
672-FBGA
For Use With
544-1700 - DSP KIT W/STRATIX II EP2S60N544-1697 - NIOS II KIT W/STRATIX II EP2S60N
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-1916
EP2S60F672I4N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S60F672I4N
Manufacturer:
ALTERA
Quantity:
201
Part Number:
EP2S60F672I4N
Manufacturer:
ALTERA
Quantity:
400
Part Number:
EP2S60F672I4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S60F672I4N
Manufacturer:
XILINX
0
Part Number:
EP2S60F672I4N
Manufacturer:
ALTERA
0
Part Number:
EP2S60F672I4N
Manufacturer:
ALTERA
Quantity:
400
Part Number:
EP2S60F672I4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S60F672I4N
0
Figure 2–25. M-RAM Block LAB Row Interface
Note to
(1)
Altera Corporation
May 2007
Only R24 and C16 interconnects cross the M-RAM block boundaries.
Figure
LABs in Row
M-RAM Boundary
2–25:
Row Unit Interface Allows LAB
Rows to Drive Port A Datain,
Dataout, Address and Control
Signals to and from M-RAM Block
LAB Interface
Blocks
L0
L1
L2
L3
L4
L5
Port A
Note (1)
M-RAM Block
Row Unit Interface Allows LAB
Rows to Drive Port B Datain,
Dataout, Address and Control
Signals to and from M-RAM Block
Stratix II Device Handbook, Volume 1
Port B
R0
R1
R2
R3
R4
R5
LABs in Row
M-RAM Boundary
Stratix II Architecture
2–37

Related parts for EP2S60F672I4N