ADSP-21371KSWZ-2B Analog Devices Inc, ADSP-21371KSWZ-2B Datasheet - Page 33

IC DSP 32BIT 266MHZ 208-LQFP

ADSP-21371KSWZ-2B

Manufacturer Part Number
ADSP-21371KSWZ-2B
Description
IC DSP 32BIT 266MHZ 208-LQFP
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Floating Pointr

Specifications of ADSP-21371KSWZ-2B

Package / Case
208-LQFP
Interface
DAI, DPI
Operating Temperature
0°C ~ 70°C
Clock Rate
266MHz
Non-volatile Memory
ROM (512 kB)
On-chip Ram
128kB
Voltage - I/o
3.30V
Voltage - Core
1.20V
Mounting Type
Surface Mount
Svhc
No SVHC (18-Jun-2010)
Base Number
21371
Core Frequency Typ
266MHz
Dsp Type
Floating Point
Mmac
532
No. Of Pins
208
Interface Type
SPI, UART
Rohs Compliant
Yes
Operating Temperature Range
0°C To +70°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21371KSWZ-2B
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21371KSWZ-2B
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Input Data Port (IDP)
The timing requirements for the IDP are given in
signals (SCLK, FS, and SDATA) are routed to the DAI_P20–1
pins using the SRU. Therefore, the timing specifications pro­
vided below are valid at the DAI_P20–1 pins.
Table 31. Input Data Port (IDP)
1
Parameter
Timing Requirements
t
t
t
t
t
t
DATA, SCLK, FS can come from any of the DAI pins. SCLK and FS can also come via PCG or SPORTs. PCG's input can be either CLKIN or any of the DAI pins.
SISFS
SIHFS
SISD
SIHD
IDPCLKW
IDPCLK
1
1
1
1
FS Setup Before SCLK Rising Edge
FS Hold After SCLK Rising Edge
SData Setup Before SCLK Rising Edge
SData Hold After SCLK Rising Edge
Clock Width
Clock Period
DAI_P20
DAI_P20
DAI_P20
(SDATA)
(SCLK)
(FS)
-
-
-
1
1
1
Table
Rev. 0 | Page 33 of 48 | June 2007
Figure 21. IDP Master Timing
31. IDP
t
IPDCLKW
t
SISFS
t
SISD
SAMPLE EDGE
t
IPDCLK
t
SIHFS
t
SIHD
Min
3.8
2.5
2.5
2.5
9
24
Max
ADSP-21371
Unit
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21371KSWZ-2B