CS5566-ISZ Cirrus Logic Inc, CS5566-ISZ Datasheet - Page 13

IC ADC 24BIT 1CH 5KSPS 24SSOP

CS5566-ISZ

Manufacturer Part Number
CS5566-ISZ
Description
IC ADC 24BIT 1CH 5KSPS 24SSOP
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS5566-ISZ

Package / Case
24-SSOP
Number Of Bits
24
Data Interface
Serial
Number Of Converters
1
Voltage Supply Source
Dual ±
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Architecture
Delta-Sigma
Conversion Rate
50 KSPs
Input Type
Voltage
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1557 - BOARD EVAL FOR CS5566 ADC
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1269-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS5566-ISZ
Manufacturer:
CIRRUS
Quantity:
76
3/25/08
CS5566
2. OVERVIEW
The CS5566 is a 24-bit analog-to-digital converter capable of 5 kSps conversion rate. The device is ca-
pable of switching multiple input channels at a high rate with no loss in throughput. The ADC uses a
low-latency digital filter architecture. The filter is designed for fast settling and settles to full accuracy in
one conversion.
The converter is a serial output device. The serial port can be configured to function as either a master or
a slave.
The converter can operate from an analog supply of 5V or from ±2.5V. The digital interface supports stan-
dard logic operating from 1.8, 2.5, or 3.3 V.
The CS5566 converts at 5 kSps when operating from a 8 MHz input clock.
3. THEORY OF OPERATION
The CS5566 converter provides high-performance measurement of DC or AC signals. The converter can
be used to perform single conversions or continuous conversions upon command. Each conversion is in-
dependent of previous conversions and can settle to full specified accuracy, even with a full-scale input
voltage step. This is due to the converter architecture which uses a combination of a high-speed delta-sig-
ma modulator and a low-latency filter architecture.
Once power is established to the converter, a reset must be performed. A reset initializes the internal con-
verter logic.
If CONV is held low then the converter will convert continuously with RDY falling every 1600 MCLKs. This
is equivalent to 5 kSps if MCLK = 8.0 MHz. If CONV is tied to RDY, a conversion will occur every
1602 MCLKs. If CONV is operated asynchronously to MCLK, it may take up to 1604 MCLKs from CONV
falling to RDY falling.
Multiple converters can operate synchronously if they are driven by the same MCLK source and CONV
to each converter falls on the same MCLK falling edge. Alternately, CONV can be held low and all devices
are reset with RST rising on the same falling edge of MCLK.
The output coding of the conversion word is a function of the BP/UP pin.
The active-low SLEEP signal causes the device to enter a low-power state. When exiting sleep, the con-
verter will take 3083 MCLK cycles before conversions can be performed. RST should remain inactive
(high) when SLEEP is asserted (low).
DS806PP1
13

Related parts for CS5566-ISZ