M41T65Q6F STMicroelectronics, M41T65Q6F Datasheet - Page 12

IC RTC SERIAL W/ALARM 16QFN

M41T65Q6F

Manufacturer Part Number
M41T65Q6F
Description
IC RTC SERIAL W/ALARM 16QFN
Manufacturer
STMicroelectronics
Type
Clock/Calendar/Alarmr
Datasheets

Specifications of M41T65Q6F

Memory Size
16B
Time Format
HH:MM:SS:hh (24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.3 V ~ 4.4 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-QFN
Function
Clock/Calendar/Alarm/Timer Interrupt
Rtc Memory Size
16 Byte
Supply Voltage (max)
4.4 V
Supply Voltage (min)
1.3 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Rtc Bus Interface
Serial (2-Wire, I2C)
Supply Current
50 uA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-3908-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M41T65Q6F
Manufacturer:
VK
Quantity:
3 200
Part Number:
M41T65Q6F
Manufacturer:
ST
0
Part Number:
M41T65Q6F
Manufacturer:
ST
Quantity:
20 000
Operation
2
2.1
2.1.1
2.1.2
2.1.3
12/43
Operation
The M41T6x clock operates as a slave device on the serial bus. Access is obtained by
implementing a start condition followed by the correct slave address (D0h). The 16 bytes
contained in the device can then be accessed sequentially in the following order:
2-wire bus characteristics
The bus is intended for communication between different ICs. It consists of two lines: a bi-
directional data signal (SDA) and a clock signal (SCL). Both the SDA and SCL lines must be
connected to a positive supply voltage via a pull-up resistor.
The following protocol has been defined:
Accordingly, the following bus conditions have been defined:
Bus not busy
Both data and clock lines remain high.
Start data transfer
A change in the state of the data line, from high to low, while the clock is high, defines the
START condition.
Stop data transfer
A change in the state of the data line, from low to high, while the clock is high, defines the
STOP condition.
1
2
3
4
5
6
7
8
9
10
11
16th byte: flags register
Data transfer may be initiated only when the bus is not busy.
During data transfer, the data line must remain stable whenever the clock line is high.
Changes in the data line, while the clock line is high, will be interpreted as control
signals.
st
nd
rd
th
th
th
th
th
th
th
th
byte: tenths/hundredths of a second register
byte: hours register
byte: square wave/day register
byte: date register
byte: century/month register
byte: year register
byte: calibration register
byte: minutes register
byte: seconds register
byte: watchdog register
- 15
th
bytes: alarm registers
Doc ID 10397 Rev 15
M41T62/63/64/65

Related parts for M41T65Q6F