HI-8282J-44 Holt Integrated Circuits, HI-8282J-44 Datasheet - Page 5

no-image

HI-8282J-44

Manufacturer Part Number
HI-8282J-44
Description
Manufacturer
Holt Integrated Circuits
Datasheet

Specifications of HI-8282J-44

Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Operating Temperature (max)
85C
Package Type
PLCC
Rad Hardened
No
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HI-8282J-44
Manufacturer:
HARRIS
Quantity:
12 083
FUNCTIONAL DESCRIPTION (cont.)
TRANSMITTER
A block diagram of the transmitter section is shown in Figure 3.
FIFO OPERATION
The FIFO is loaded sequentially by first pulsing
1 and then
loads the 31 bit word in the next available position of the FIFO. If
TX/R, the transmitter ready flag, is high (FIFO empty), then 8
words, each 31 bits long, may be loaded. If TX/R is low, then
only the available positions may be loaded. If all 8 positions are
full, the FIFO ignores further attempts to load data.
DATA TRANSMISSION
When ENTX goes high, enabling transmission, the FIFO
positions are incremented with the top register loading into the
data transmission shift register. Within 2.5 data clocks the first
data bit appears at either 429DO or
data transmission shift register are presented sequentially to the
outputs in the ARINC 429 format with the following timing:
The word counter detects when all loaded positions are
transmitted and sets the transmitter ready flag, TX/R, high.
ARINC DATA BIT TIME
WORD GAP TIME
NULL BIT TIME
DATA BIT TIME
PL2
FIGURE 3.
LOAD SHIFT REGISTER
to load byte 2. The control logic automatically
31 BIT PARALLEL
8 X 31 FIFO
DATA BUS
TRANSMITTER BLOCK DIAGRAM
HIGH SPEED
10 Clocks
40 Clocks
5 Clocks
5 Clocks
429DO
. The 31 bits in the
PL1
LOW SPEED
320 Clocks
80 Clocks
40 Clocks
40 Clocks
HOLT INTEGRATED CIRCUITS
LOAD
to load byte
BIT CLOCK
ADDRESS
WORD CLOCK
HI-8282
GENERATOR
BIT BD12
5
PARITY
TRANSMITTER PARITY
The parity generator counts the ONES in the 31-bit word. If the
BD12 control word bit is set low, the 32nd bit transmitted will make
parity odd. If the control bit is high, the parity is even.
SELF TEST
If the BD05 control word bit is set low, the digital outputs of the
transmitter are internally connected to the logic inputs of the
receivers, bypassing the analog bus interface circuitry. Data to
Receiver 1 is as transmitted and data to Receiver 2 is the
complement. All data transmitted during self test is also present
on the TXA(OUT) and TXB(OUT) line driver outputs.
SYSTEM OPERATION
The two receivers are independent of the transmitter. Therefore,
control of data exchanges is strictly at the option of the user. The
only restrictions are:
CLOCK
1. The received data may be overwritten if not retrieved
within one ARINC word cycle.
2. The FIFO can store 8 words maximum and ignores
3. Byte 1 of the transmitter data must be loaded first.
4. Either byte of the received data may be retrieved first.
Both bytes must be retrieved to clear the data ready flag.
5. After ENTX, transmission enable, goes high it cannot go
low until TX/R, transmitter ready flag, goes high. Otherwise,
one ARINC word is lost during transmission.
attempts to load addition data if full.
DATA
WORD COUNTER
FIFO CONTROL
DATA CLOCK
SEQUENCER
CONTROL BIT
WORD GAP
COUNTER
LOADING
DIVIDER
SEQUENCER
NULL TIMER
AND
FIFO
DATA AND
AND
BD13
BIT
SEQUENCE
WORD COUNT
INCREMENT
START
429DO
429DO
TX CLK
CLK
TX/R
ENTX
PL1
PL2

Related parts for HI-8282J-44