STA339BWTR STMicroelectronics, STA339BWTR Datasheet - Page 23

no-image

STA339BWTR

Manufacturer Part Number
STA339BWTR
Description
DIG AUDIO SYSTEM, 2-CH, 36POWERSSOP
Manufacturer
STMicroelectronics
Datasheet

Specifications of STA339BWTR

Svhc
No SVHC (15-Dec-2010)
No. Of Pins
36
Operating Temperature Range
-20°C To +70°C
Supply Voltage Max
26V
Supply Voltage Min
5V
Termination T
RoHS Compliant
Package / Case
PowerSSO
Interface
I2C
Interface Type
I2C
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA339BWTR
Manufacturer:
ST
Quantity:
200
Part Number:
STA339BWTR
Manufacturer:
ST
Quantity:
20 000
STA339BW
5.3
5.3.1
5.3.2
5.4
5.4.1
5.4.2
5.4.3
5.4.4
Write operation
Following the START condition the master sends a device select code with the RW bit set
to 0. The STA339BW acknowledges this and the writes for the byte of internal address. After
receiving the internal byte address the STA339BW again responds with an
acknowledgement.
Byte write
In the byte write mode the master sends one data byte, this is acknowledged by the
STA339BW. The master then terminates the transfer by generating a STOP condition.
Multi-byte write
The multi-byte write modes can start from any internal address. The master generating a
STOP condition terminates the transfer.
Read operation
Current address byte read
Following the START condition the master sends a device select code with the RW bit set
to 1. The STA339BW acknowledges this and then responds by sending one byte of data.
The master then terminates the transfer by generating a STOP condition.
Current address multi-byte read
The multi-byte read modes can start from any internal address. Sequential data bytes are
read from sequential addresses within the STA339BW. The master acknowledges each
data byte read and then generates a STOP condition terminating the transfer.
Random address byte read
Following the START condition the master sends a device select code with the RW bit set
to 0. The STA339BW acknowledges this and then the master writes the internal address
byte. After receiving, the internal byte address the STA339BW again responds with an
acknowledgement. The master then initiates another START condition and sends the device
select code with the RW bit set to 1. The STA339BW acknowledges this and then responds
by sending one byte of data. The master then terminates the transfer by generating a STOP
condition.
Random address multi-byte read
The multi-byte read modes could start from any internal address. Sequential data bytes are
read from sequential addresses within the STA339BW. The master acknowledges each
data byte read and then generates a STOP condition terminating the transfer.
Doc ID 15251 Rev 5
I
2
C bus specification
23/77

Related parts for STA339BWTR