MC56F8255VLD Freescale Semiconductor, MC56F8255VLD Datasheet - Page 12

DSC 64K FLASH 60MHZ 44-LQFP

MC56F8255VLD

Manufacturer Part Number
MC56F8255VLD
Description
DSC 64K FLASH 60MHZ 44-LQFP
Manufacturer
Freescale Semiconductor
Series
56F8xxxr

Specifications of MC56F8255VLD

Core Processor
56800E
Core Size
16-Bit
Speed
60MHz
Connectivity
CAN, I²C, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
35
Program Memory Size
64KB (32K x 16)
Program Memory Type
FLASH
Ram Size
4K x 16
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x12b, D/A 1x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
44-LQFP
Product
DSCs
Processor Series
56800E
Core
56800E
Device Million Instructions Per Second
60 MIPs
Maximum Clock Frequency
60 MHz
Number Of Programmable I/os
35
Data Ram Size
8 KB
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 4 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC56F8255VLD
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MC56F8255VLD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC56F8255VLD
Manufacturer:
FREESCALE
Quantity:
2 000
Features
2.5.13
2.5.14
2.5.15
2.5.16
2.5.17
12
Phase-locked loop (PLL) providing a high-speed clock to the core and peripherals
— 2 system clock provided to quad timers and SCIs
— Loss of lock interrupt
— Loss of reference clock interrupt
Clock sources
— On-chip relaxation oscillator with two user-selectable frequencies: 400 kHz for low speed
— External clock: crystal oscillator, ceramic resonator, and external clock source
Cyclic redundancy check (CRC) generator
— Hardware CRC generator circuit using 16-bit shift register
— CRC16-CCITT compliance with 16 + 12 + 5 + 1 polynomial
— Error detection for all single, double, odd, and most multi-bit errors
— Programmable initial seed value
— High-speed hardware CRC calculation
— Optional feature to transpose input data and CRC result via transpose register—required on
Up to 54 general-purpose I/O (GPIO) pins
— 5 V tolerant I/O
— Individual control for each pin to be in peripheral or GPIO mode
— Individual input/output direction control for each pin in GPIO mode
— Individual control for each output pin to be in push-pull mode or open-drain mode
— Hysteresis and configurable pullup device on all input pins
— Ability to generate interrupt with programmable rising or falling edge and software interrupt
— Configurable drive strength: 4 mA / 8 mA sink/source current
JTAG/EOnCE debug programming interface for real-time debugging
— IEEE 1149.1 Joint Test Action Group (JTAG) interface
— EOnCE interface for real-time debugging
mode, 8 MHz for normal operation
applications where bytes are in LSB (least significant bit) format
PLL
Clock source
CRC
GPIO
JTAG/EOnCE
MC56F825x/MC56F824x Product Brief, Rev. 2
Preliminary
Freescale Semiconductor

Related parts for MC56F8255VLD