DS90UB901QSQX/NOPB National Semiconductor, DS90UB901QSQX/NOPB Datasheet - Page 28

no-image

DS90UB901QSQX/NOPB

Manufacturer Part Number
DS90UB901QSQX/NOPB
Description
IC SER/DESER 10-43MHZ 16B 32LLP
Manufacturer
National Semiconductor
Datasheet

Specifications of DS90UB901QSQX/NOPB

Function
Serializer
Data Rate
688Mbps
Input Type
LVCMOS
Output Type
CML
Number Of Inputs
1
Number Of Outputs
1
Voltage - Supply
1.71 V ~ 1.89 V, 3 V ~ 3.6 V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
32-WFQFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
DS90UB901QSQX/NOPB
Quantity:
990
www.national.com
Functional Description
The DS90UB901Q/902Q FPD-Link III chipset is intended for
camera applications. The Serializer/ Deserializer chipset op-
erates from a 10 MHz to 43 MHz pixel clock frequency. The
DS90UB901Q transforms a 16-bit wide parallel LVCMOS da-
ta bus along with a bidirectional control bus into a single high-
speed differential pair. The high-speed serial bit stream
contains an embedded clock and DC-balance information
which enhances signal quality to support AC coupling. The
DS90UB902Q receives the single serial data stream and con-
verts it back into a 16-bit wide parallel data bus together with
the bidirectional control channel data bus.
The High Speed Forward Channel is a 28-bit symbol com-
posed of 16 bits of data containing camera data & control
information transmitted from Serializer to Deserializer. CLK1
and CLK0 represent the embedded clock in the serial stream.
CLK1 is always HIGH and CLK0 is always LOW. This data
payload is optimized for signal transmission over an AC cou-
pled link. Data is randomized, balanced and scrambled. The
data payload may be checked using a 4-bit CRC function. The
CRC monitors the link integrity of the serialized data and re-
ports when an error condition is detected.
The bidirectional control channel data is transferred along
with the high-speed forward data over the same serial link.
This architecture provides a full duplex low speed back chan-
nel across the serial link together with a high speed forward
channel without the dependence of the video blanking phase.
DESCRIPTION OF BIDIRECTIONAL CONTROL BUS AND
I2C MODES
The I
DS90UB901Q, DS90UB902Q, or an external remote device
(such as a camera) through the bidirectional control channel.
Register
DS90UB901Q/902Q chipset are employed through the clock
(SCL) and data (SDA) lines. These two signals have open-
drain I/Os and both lines must be pulled-up to VDDIO by
external resistor.
2
C compatible interface allows programming of the
programming
Figure 4
shows the timing relationships of
transactions
FIGURE 21. Serial Bitstream for 28-bit Symbol
to/from
FIGURE 22. Write Byte
the
28
The bidirectional control channel of the DS90UB901Q/902Q
provides bidirectional communication between the image
sensor and Electronic Control Unit (ECU) over the same dif-
ferential pair used for video data interface. This interface
offers advantages over other chipsets by eliminating the need
for additional wires for programming and control. The bidirec-
tional control channel bus is controlled via an I
bidirectional control channel offers asymmetrical communi-
cation and is not dependent on video blanking intervals.
SERIAL FRAME FORMAT
The DS90UB901Q/902Q chipset will transmit and receive a
pixel of data in the following format:
the clock (SCL) and data (SDA) signals. Pull-up resistors or
current sources are required on the SCL and SDA busses to
pull them high when they are not being driven low. A logic zero
is transmitted by driving the output low. A logic high is trans-
mitted by releasing the output and allowing it to be pulled-up
externally. The appropriate pull-up resistor values will depend
upon the total bus capacitance and operating speed. The
DS90UB901Q/902Q I
kbps according to I
To start any data transfer, the DS90UB901Q/902Q must be
configured in the proper I
as an I
determined by MODE pin. The Ser/Des interface acts as a
virtual bridge between Master controller (MCU) and the re-
mote device. When the MODE pin is set to High, the device
is treated as a slave proxy; acts as a slave on behalf of the
remote slave. When addressing a remote peripheral or Seri-
alizer/Deserializer (not wired directly to the MCU), the slave
proxy will forward any byte transactions sent by the Master
controller to the target device. When MODE pin is set to Low,
the device will function as a master proxy device; acts as a
master on behalf of the I
devices must have complementary settings for the MODE
configuration. For example, if the Serializer MODE pin is set
to High then the Deserializer MODE pin must be set to Low
and vice-versa.
2
C slave proxy or master proxy depending on the mode
2
C specification.
2
C bus data rate supports up to 100
2
2
C mode. Each device can function
C master controller. Note that the
30113560
2
C port. The
30113561

Related parts for DS90UB901QSQX/NOPB