SI4420-D1-FT Silicon Laboratories Inc, SI4420-D1-FT Datasheet - Page 24

no-image

SI4420-D1-FT

Manufacturer Part Number
SI4420-D1-FT
Description
IC TXRX FSK 915MHZ 5.4V 16-TSSOP
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of SI4420-D1-FT

Package / Case
16-TSSOP
Frequency
315MHz, 433MHz, 868MHz, and 915MHz
Data Rate - Maximum
256kbps
Modulation Or Protocol
FSK
Power - Output
-21dbm
Sensitivity
-109dBm
Voltage - Supply
2.2 V ~ 5.4 V
Current - Receiving
15mA
Current - Transmitting
26mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Operating Temperature
-40°C ~ 85°C
Number Of Receivers
2
Number Of Transmitters
2
Wireless Frequency
315 MHz to 915 MHz
Interface Type
SPI
Output Power
4 dBm to 8 dBm
Operating Supply Voltage
2.2 V to 5.4 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Maximum Supply Current
25 mA
Minimum Operating Temperature
- 40 C
Modulation
FSK
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Applications
-
Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1630-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI4420-D1-FT
Manufacturer:
SILICON
Quantity:
1 300
RX FIFO BUFFERED DATA READ
In this operating mode, incoming data are clocked into a 16 bit FIFO buffer. The receiver starts to fill up the FIFO when the Valid Data
Indicator (VDI) bit and the synchron pattern recognition circuit indicates potentially real incoming data. This prevents the FIFO from being
filled with noise and overloading the external microcontroller.
Polling Mode:
The nFFS signal selects the buffer directly and its content can be clocked out through pin SDO by SCK. Set the FIFO IT level to 1. In this case,
as long as FFIT indicates received bits in the FIFO, the controller may continue to take the bits away. When FFIT goes low, no more bits need
to be taken. An SPI read command is also available.
Interrupt Controlled Mode:
The user can define the FIFO level (the number of received bits), which will generate the nFFIT when exceeded. The status bits report the
changed FIFO status in this case.
FIFO Read Example with FFIT Polling
During FIFO access f
nSEL
nFFS
SDO
FFIT
SCK
FIFO OUT
SCK
0
cannot be higher than f
FO+1
1
FIFO read out
FO+2
2
FO+3
3
FO+4
ref
4
/4, where f
ref
is the crystal oscillator frequency.
Si4420
24

Related parts for SI4420-D1-FT