PIC12CE519-04/SN Microchip Technology, PIC12CE519-04/SN Datasheet - Page 681

no-image

PIC12CE519-04/SN

Manufacturer Part Number
PIC12CE519-04/SN
Description
IC MCU OTP 1KX12 W/EE 8SOIC
Manufacturer
Microchip Technology
Series
PIC® 12Cr

Specifications of PIC12CE519-04/SN

Core Processor
PIC
Core Size
8-Bit
Speed
4MHz
Peripherals
POR, WDT
Number Of I /o
5
Program Memory Size
1.5KB (1K x 12)
Program Memory Type
OTP
Eeprom Size
16 x 8
Ram Size
41 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
8-SOIC (3.9mm Width)
For Use With
ISPICR1 - ADAPTER IN-CIRCUIT PROGRAMMING309-1046 - ADAPTER 8-SOIC TO 8-DIP309-1045 - ADAPTER 8-SOIC TO 8-DIP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Converters
-
Connectivity
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC12CE519-04/SN
Manufacturer:
Microchip
Quantity:
360
Glossary
P
Pages
Method of addressing the Program Memory. Midrange devices have 11-bit addressing for
CALL
and
instructions, which gives these instructions a 2-Kword reach. To allow more program
GOTO
memory to be present on a device, program memory is partitioned into contiguous pages, where
each page is 2-Kwords. To select the desired page, the page selection bits (PCLATCH<5:4>)
need to be appropriately configured. Since there are presently 2 page selection bits, 4 pages can
be implemented.
Parallel Slave Port (PSP)
A parallel communication port which is used to interface to a microprocessor’s 8-bit data bus.
POP
A termed used to refer to the action of restoring information from a stack (software and/or hard-
ware). See PUSH.
Postscaler
A circuit that slows the rate of the interrupt generation (or WDT reset) from a counter/timer by
dividing it down.
Power-on Reset POR)
Circuitry which determines if the device voltage rose from a powered down level (0V). If the
device voltage is rising from ground, a device reset occurs and the PWRT is started.
Power-up Timer (PWRT)
A timer which holds the internal reset signal low for a timed delay to allow the device voltage to
reach the valid operating voltage range. Once the timer times out, the OST circuitry is enabled
(for all crystal/resonator device oscillator modes).
Prescaler
A circuit that slows the rate of a clocking source to a counter/timer.
Program Bus
The bus which is used to transfer instruction words form the program memory to the CPU.
Program Counter
A register which specifies the address in program memory that is the next instruction to execute.
Program Memory
Any memory that is one the program memory bus. Static variables may be contained in program
memory (such as tables).
PSP
See Parallel Slave Port.
Pulse Width Modulation (PWM)
A serial signal in which the information is contained in the width of a (high) pulse of a constant
frequency signal. A PWM output, from the CCP module, of the same duty cycle requires no soft-
ware overhead.
PUSH
35
A termed used to refer to the action of saving information onto a stack (software and/or hard-
ware). See POP.
PWM
Pulse Width Modulation.
1997 Microchip Technology Inc.
DS31035A-page 35-9

Related parts for PIC12CE519-04/SN