HW-V2PRO-XLVDS Xilinx Inc, HW-V2PRO-XLVDS Datasheet - Page 87

no-image

HW-V2PRO-XLVDS

Manufacturer Part Number
HW-V2PRO-XLVDS
Description
EVAL BOARD VIRTEX II PRO XLVDS
Manufacturer
Xilinx Inc
Series
Virtex™-II Pror
Type
LVDS Data Transmissionr
Datasheet

Specifications of HW-V2PRO-XLVDS

Contents
Board, Cables, 4 Clock Source Boards and CD
For Use With/related Products
XC2VP20
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Table 25: RocketIO Receiver Switching Characteristics
DS083 (v4.7) November 5, 2007
Product Specification
Notes:
1.
2.
3.
4.
Receive total jitter tolerance
Receive deterministic jitter tolerance
Receive latency
RXUSRCLK duty cycle
RXUSRCLK2 duty cycle
UI = Unit Interval
The oversampling techniques described in
Receive latency delay RXP/RXN to RXDATA. Refer to
This maximum may occur when certain conditions are present and clock correction and channel bonding are enabled. If these functions are both
disabled, the maximum will be near the typical values.
RXDATA[16:0]
RXUSRCLK2
Description
RXP/RXN
R
(3)
DATA ORIGINATES
0
1
2
Virtex-II Pro and Virtex-II Pro X Platform FPGAs: DC and Switching Characteristics
. . . . .
Figure 4: RocketIO Receive Latency (Maximum)
Symbol
T
T
T
T
XAPP572
T
RX2DC
DJTOL
RXLAT
RXDC
JTOL
20
are required to meet these specifications for serial rates less than 1 Gb/s.
RocketIO Transceiver User Guide
1.0626 Gb/s – 2.125 Gb/s
1.0626 Gb/s – 2.125 Gb/s
1
2.126 Gb/s – 3.125 Gb/s
2.126 Gb/s – 3.125 Gb/s
1.0 Gb/s – 1.0625 Gb/s
1.0 Gb/s – 1.0625 Gb/s
21 22
600 Mb/s – 999 Mb/s
600 Mb/s – 999 Mb/s
www.xilinx.com
Conditions
T
RXLAT
. . . . .
820
821 822
41
for more information on calculating latency.
Min
45
45
. . . . .
Typ
25
50
50
840 841 842
Max
0.68
0.47
0.65
0.65
0.68
0.41
0.43
0.47
42
55
55
42
DATA ARRIVES
(4)
(2)
(2)
DS083-3_02_082301
RXUSRCLK cycles
. . . .
Units
Module 3 of 4
UI
UI
UI
UI
UI
UI
UI
%
%
(1)
16

Related parts for HW-V2PRO-XLVDS