HSP-EVAL Intersil, HSP-EVAL Datasheet - Page 6

no-image

HSP-EVAL

Manufacturer Part Number
HSP-EVAL
Description
EVALUATION BOARD DSP MOTHER
Manufacturer
Intersil
Type
DSPr
Datasheet

Specifications of HSP-EVAL

Contents
Fully Assembled Evaluation Board
For Use With/related Products
HSPxx Family
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
As an example, consider the loading of the least significant
byte of the “Logical” Input Register, Input Register 1, as
shown by the Timing Diagram in Figure 2. First, data is down
loaded to the Parallel Port Interface's Holding Register. Next,
the address register is written with a value which contains
the address of the LSB Register for Input Register 1 (see
Table 7 for memory map), the HSP-EVAL board address
(assumed to be zero in this example), and a “high” in the LD
bit position (see Table 9 for Address Register Bit Map).
Finally, data is latched into the targeted register by rewriting
the address register with the same board and register
address but with a “low” in the LD bit position. The “high/low”
transition of the LD bit loads the data in the holding register
into the target data register on the specified HSP-EVAL.
REGISTER ADDRESS
SHIFT REGISTER
NOT USED
TABLE 7. SHIFT REGISTER TO OUTPUT BUS MAPPINGS
(MSBIT-LSBIT)
D7
31-16
BITS
15-0
TABLE 8. ADDRESS REGISTER BIT MAP
0
1
2
3
4
5
6
7
LD BIT
REGISTER TO BUS
SIGNAL MAPPING
D6
(MSBIT-LSBIT)
OUT1_31-16
OUT2_15-0
REGISTER BITS
(MSB-LSB)
6
7-0
7-0
7-0
7-0
7-0
7-0
7-0
7-0
ADDRESS
BOARD
D5-3
TABLE 9. REGISTER TO INPUT/CONTROL BUS MAPPINGS
DATA ON OUTPUT
BUS 2
DATA ON OUTPUT
BUS 1
DESCRIPTION
IN3_7-0
IN3_15-8
IN2_7-0
IN2_15-8
CTL7-0
CTL15-8
IN1_7-0
IN1_15-8
REGISTER TO BUS
SIGNAL MAPPING
REGISTER
ADDRESS
D2-0
(MSB-LSB)
HSP-EVAL
Up Loading Data via PC's Parallel Port
Data is up loaded to the host PC through the “Busy”, “Paper
End”, and “Select” status lines of the PC's parallel port. The
PC up loads data by monitoring the state of the PCRD0-2
serial output lines on the HSP-EVAL's Parallel Port Bus. The
mapping of the parallel port status lines to the Parallel Port
Busses serial output lines is given in Table 6. The serial
output lines are driven by daughter board output and status
as specified by jumper placement in the J4 Configuration
Jumper Field.
By monitoring the Parallel Port Bus’s PCRD2 line, a PC up
loads data on the HSP_EVAL's output busses which has
been serialized by the Output Shift Register. The Shift
Register is loaded by a “low” to “high” transition on the CTL3
bit of the CTL Control Register. Once the Shift Register has
been loaded, data is clocked out by “low” to “high” transitions
on the CTL2 bit of the CTL Register. The timing relationship
between CTL2-3 for loading and clocking data out of the
Shift Register is shown in Figure 3. The data in the Shift
Register is output to the PCRD2 line of the HSP-EVAL's
Parallel Port Bus by inserting a jumper in the SR_RD
position of the J4 Configuration Jumper Field. The PCRD2
line is monitored by the “Paper End” status line of the PC's
parallel port.
The HSP-EVAL can be configured such that one of the four
Status Bus Lines STAT0-3 is selected for monitoring via the
PCRD0-1 lines of the Parallel Port Bus. To select one of the
Status Bus lines for output, a jumper is inserted in one of the
STAT0-3 positions of the J4 Jumper Configuration Field.
The selected status line drives a flip-flop which is configured
to function as an R/S latch (see U17, page 2, of the
schematics). A “low” state on the selected status line sets
the output of the flip-flop “high” when the CTL1 bit of the CTL
Control Register is “high”. The output of the latch remains
”high” until it is reset by forcing the CTL1 bit “low” while the
status input is “high”. This structure is used to capture the
occurrence of a “low” state on a status line which is normally
“high”. The output of the flip-flop drives either the PCRD0 or
PCRD1 lines of the Parallel Port Bus by placing a jumper at
either the PCRD0 or PCRD1 positions in the J4
Configuration Jumper Field.
REGISTER TO
CONNECTOR
MAPPING
J3
J3
J1
J1
J3
J3
J1
J1
INPUT REGISTER 3 (LSBYTE)
INPUT REGISTER 3 (MSBYTE)
INPUT REGISTER 2 (LSBYTE)
INPUT REGISTER 2 (MSBYTE)
CTL CONTROL REGISTER
(LSBYTE)
CTL CONTROL REGISTER
(MSBYTE)
INPUT REGISTER 1 (LSBYTE)
INPUT REGISTER 1 (MSBYTE)
LOGICAL REGISTER
MAPPING

Related parts for HSP-EVAL