C8051F040DK-J Silicon Laboratories Inc, C8051F040DK-J Datasheet - Page 10

no-image

C8051F040DK-J

Manufacturer Part Number
C8051F040DK-J
Description
DEV KIT FOR F040/F041/F042/F043
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of C8051F040DK-J

Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
C8051F04x-DK
6.6. Controller Area Network (CAN) Interface (J25)
A DB-9 (J25) connector is provided to facilitate serial connections to the CAN interface on the C8051040. In addi-
tion, when a shorting block is installed on header J7, writing a logic 'high' to port pin P4.2 will place the CAN trans-
ceiver in low-current standby mode. Also, resistor R12 may be replaced with a higher value to control the slew rate
of the CAN_H and CAN_L signals. See the TI SN65HVD230 data sheet for further information. Table 5 listes the pin
descriptions for J25.
6.7. PORT I/O Connectors (J12 - J19)
In addition to all port I/O signals being routed to the 96-pin expansion connector, each of the eight parallel ports of
the C8051F040 has its own 10-pin header connector. Each connector provides a pin for the corresponding port
pins 0-7, +3.3VDC and digital ground. Table 6 defines the pins for the port connectors. The same pin-out order is
used for all of the port connectors.
6.8. VDD Monitor Disable (J23)
The VDD Monitor of the C8051F040 may be disabled by moving the shorting block on J23 from pins 1–2 to pins 2–
3, as shown in Figure 4.
10
Table 6. J12- J19 Port Connector Pin Descriptions
Table 5. CAN Connector Pin Descriptions
Figure 4.
1, 4, 5, 8, 9
Pin #
Pin #
3, 6
10
2
7
1
2
3
4
5
6
7
8
9
VDD Monitor Hardware Setup
MONEN
+3 VD (+3.3 VDC)
Rev. 0.6
GND (Ground)
Description
Not Connected
GND (Ground)
Description
CAN_H
Pn.0
Pn.1
Pn.2
Pn.3
Pn.4
Pn.5
Pn.6
Pn.7
CAN_L
1
2
3

Related parts for C8051F040DK-J