EVAL-AD73360LEB Analog Devices Inc, EVAL-AD73360LEB Datasheet - Page 24

no-image

EVAL-AD73360LEB

Manufacturer Part Number
EVAL-AD73360LEB
Description
BOARD EVAL FOR AD73360L
Manufacturer
Analog Devices Inc
Type
ADC + DAC, Codec, Front Endr
Datasheets

Specifications of EVAL-AD73360LEB

Rohs Status
RoHS non-compliant
Contents
Evaluation Board
For Use With/related Products
AD73360L
Lead Free Status / RoHS Status
Not Compliant
AD73360
PERFORMANCE
As the AD73360 is designed to provide high performance, low
cost conversion, it is important to understand the means by
which this high performance can be achieved in a typical appli-
cation. This section will, by means of spectral graphs, outline
the typical performance of the device and highlight some of the
options available to users in achieving their desired sample rate,
either directly in the device or by doing some post-processing in
the DSP, while also showing the advantages and disadvantages
of the different approaches.
Encoder Section
The encoder section samples at DMCLK/256, which gives a
64 kHz output rate for DMCLK equal to 16.384 MHz. The
noise-shaping of the sigma-delta modulator also depends on the
frequency at which it is clocked, which means that the best
dynamic performance in a particular bandwidth is achieved by
oversampling at the highest possible rate. If we assume that the
signals of interest are in the voice bandwidth of dc–4 kHz, then
sampling at 64 kHz gives a spectral response which ensures
good SNR performance in the voice bandwidth, as shown in
Figure 20.
Figure 19. SE and RESET Sync Circuit for Cascaded
Operation
DSP CONTROL
TO RESET
DSP CONTROL
TO SE
–100
–120
–140
–20
–40
–60
–80
MCLK
MCLK
0
0
Figure 20. FFT (ADC 64 kHz Sampling)
8
CLK
CLK
D
D
74HC74
74HC74
FREQUENCY – kHz
1/2
1/2
Q
Q
16
SE SIGNAL SYNCHRONIZED
TO MCLK
RESET SIGNAL SYNCHRONIZED
TO MCLK
SNR = 59.0dB (DC TO f
SNR = 80.8dB (DC TO 4kHz)
24
S
/2)
32
–24–
The sampling rate can be varied by programming the Decimation
Rate Divider settings in CRB. For a DMCLK of 16.384 MHz
sample rates of 64 kHz, 32 kHz, 16 kHz and 8 kHz are available.
Figure 21 shows the final spectral response of a signal sampled
at 8 kHz using the maximum oversampling rate.
It is possible to generate lower sample rates through reducing
the oversampling ratio by programming the DMCLK Rate
Divider Settings in CRB (MCD2-MCD1) This will have the
effect of spreading the quantization noise over a lesser band-
width resulting in a degradation of dynamic performance.
Figure 22 shows a FFT plot of a signal sampled at 8 kHz rate
produced by reducing the DMCLK Rate.
Figure 21. FFT (ADC 8 kHz Internally Decimated from
64 kHz)
Figure 22. FFT (ADC 8 kHz Sampling with Reduced
DMCLK Rate)
–100
–120
–140
–100
–120
–140
–20
–40
–60
–80
–20
–40
–60
–80
0
0
0
0
FREQUENCY – kHz
FREQUENCY – kHz
2
2
SNR = 72.2dBs (DC TO f
SNR = 80dBs (DC TO 4kHz)
S
/2)
REV. A
4
4

Related parts for EVAL-AD73360LEB